blob: a0504d785203ce20ce105c756b849ba8ecba46b7 [file] [log] [blame]
Sang-Hoon Park75eea332020-11-13 13:44:13 +00001/*
Michele Di Giorgioc9c89052021-01-26 10:20:17 +00002 * Copyright (c) 2020-2021 Arm Limited.
Sang-Hoon Park75eea332020-11-13 13:44:13 +00003 *
4 * SPDX-License-Identifier: MIT
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to
8 * deal in the Software without restriction, including without limitation the
9 * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or
10 * sell copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in all
14 * copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
19 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
22 * SOFTWARE.
23 */
24#include "arm_compute/runtime/CL/functions/CLLogicalNot.h"
Sang-Hoon Park75eea332020-11-13 13:44:13 +000025
Michele Di Giorgioc9c89052021-01-26 10:20:17 +000026#include "arm_compute/core/CL/CLKernelLibrary.h"
27#include "arm_compute/core/CL/ICLTensor.h"
28#include "src/core/CL/ICLKernel.h"
Georgios Pinitas7891a732021-08-20 21:39:25 +010029#include "src/gpu/cl/operators/ClLogicalNot.h"
Sang-Hoon Park75eea332020-11-13 13:44:13 +000030
31namespace arm_compute
32{
Sang-Hoon Park75eea332020-11-13 13:44:13 +000033struct CLLogicalNot::Impl
34{
Michele Di Giorgioc9c89052021-01-26 10:20:17 +000035 const ICLTensor *src{ nullptr };
36 ICLTensor *dst{ nullptr };
37 std::unique_ptr<opencl::ClLogicalNot> op{ nullptr };
Sang-Hoon Park75eea332020-11-13 13:44:13 +000038};
39
40CLLogicalNot::CLLogicalNot()
Georgios Pinitas40f51a62020-11-21 03:04:18 +000041 : _impl(std::make_unique<Impl>())
Sang-Hoon Park75eea332020-11-13 13:44:13 +000042{
43}
44CLLogicalNot::CLLogicalNot(CLLogicalNot &&) = default;
45CLLogicalNot &CLLogicalNot::operator=(CLLogicalNot &&) = default;
46CLLogicalNot::~CLLogicalNot() = default;
47
48void CLLogicalNot::configure(const ICLTensor *input, ICLTensor *output)
49{
50 configure(CLKernelLibrary::get().get_compile_context(), input, output);
51}
52
53void CLLogicalNot::configure(const CLCompileContext &compile_context, const ICLTensor *input, ICLTensor *output)
54{
55 _impl->src = input;
56 _impl->dst = output;
Michele Di Giorgioc9c89052021-01-26 10:20:17 +000057 _impl->op = std::make_unique<opencl::ClLogicalNot>();
Sang-Hoon Park75eea332020-11-13 13:44:13 +000058 _impl->op->configure(compile_context, input->info(), output->info());
59}
60
61Status CLLogicalNot::validate(const ITensorInfo *input, const ITensorInfo *output)
62{
Michele Di Giorgioc9c89052021-01-26 10:20:17 +000063 return opencl::ClLogicalNot::validate(input, output);
Sang-Hoon Park75eea332020-11-13 13:44:13 +000064}
65
66void CLLogicalNot::run()
67{
68 ITensorPack pack;
69 pack.add_tensor(TensorType::ACL_SRC, _impl->src);
70 pack.add_tensor(TensorType::ACL_DST, _impl->dst);
71
72 _impl->op->run(pack);
73}
74
75} // namespace arm_compute