blob: f52fbbae4d82444b8cbb40965ccb21f90d1abf62 [file] [log] [blame]
Georgios Pinitas4ee8b152021-07-16 16:16:43 +01001/*
2 * Copyright (c) 2021 Arm Limited.
3 *
4 * SPDX-License-Identifier: MIT
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to
8 * deal in the Software without restriction, including without limitation the
9 * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or
10 * sell copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
19 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 */
24
25#pragma once
26
27#ifdef __aarch64__
28
29namespace {
30
31void a64_transpose_interleave_16_1x8(uint8_t *out, const uint8_t *in, size_t width, size_t in_stride, size_t height)
32{
33 uint8_t *pad_row = reinterpret_cast<uint8_t *>(alloca(width * sizeof(uint8_t)));
34
35 if (height % 8) {
36 memset(pad_row, 0, width * sizeof(uint8_t));
37 }
38
39 size_t out_stride = 16 * roundup<size_t>(height, 8) * sizeof(uint8_t);
40
41 __asm__ __volatile__(
42
43 "1:" // Main row loop: Head
44 "mov x28, %x[in]\n"
45 "mov x27, %x[out]\n"
46 "add x26, x28, %x[in_stride]\n"
47 "add x25, x26, %x[in_stride]\n"
48 "add x24, x25, %x[in_stride]\n"
49 "add x23, x24, %x[in_stride]\n"
50 "add x22, x23, %x[in_stride]\n"
51 "add x21, x22, %x[in_stride]\n"
52 "add x20, x21, %x[in_stride]\n"
53 "add %x[in], x20, %x[in_stride]\n"
54 "cmp %x[height], #0x7\n"
55 "csel x20, x20, %x[pad_row], GT\n"
56 "csel x21, x21, %x[pad_row], GE\n"
57 "cmp %x[height], #0x5\n"
58 "csel x22, x22, %x[pad_row], GT\n"
59 "csel x23, x23, %x[pad_row], GE\n"
60 "cmp %x[height], #0x3\n"
61 "csel x24, x24, %x[pad_row], GT\n"
62 "csel x25, x25, %x[pad_row], GE\n"
63 "cmp %x[height], #0x1\n"
64 "csel x26, x26, %x[pad_row], GT\n"
65 "sub %x[height], %x[height], #0x8\n"
66 "mov x19, %x[width]\n"
67 "cmp x19, #0x20\n"
68 "blt 3f\n"
69 "2:" // Main row loop: Unroll column loop
70 "ldr q17, [x28], #0x10\n"
71 "sub x19, x19, #0x20\n"
72 "ldr q19, [x26], #0x10\n"
73 "cmp x19, #0x20\n"
74 "ldr q4, [x25], #0x10\n"
75 "ldr q3, [x24], #0x10\n"
76 "ldr q16, [x23], #0x10\n"
77 "zip1 v2.16b, v17.16b, v16.16b\n"
78 "ldr q18, [x28], #0x10\n"
79 "zip2 v1.16b, v17.16b, v16.16b\n"
80 "ldr q0, [x26], #0x10\n"
81 "ldr q31, [x25], #0x10\n"
82 "ldr q30, [x24], #0x10\n"
83 "ldr q17, [x23], #0x10\n"
84 "zip1 v29.16b, v18.16b, v17.16b\n"
85 "ldr q16, [x22], #0x10\n"
86 "zip2 v28.16b, v18.16b, v17.16b\n"
87 "ldr q27, [x21], #0x10\n"
88 "ldr q26, [x20], #0x10\n"
89 "zip1 v25.16b, v19.16b, v16.16b\n"
90 "ldr q24, [x22], #0x10\n"
91 "zip2 v21.16b, v19.16b, v16.16b\n"
92 "ldr q23, [x21], #0x10\n"
93 "zip1 v20.16b, v4.16b, v27.16b\n"
94 "ldr q22, [x20], #0x10\n"
95 "zip1 v18.16b, v2.16b, v20.16b\n"
96 "zip1 v19.16b, v3.16b, v26.16b\n"
97 "zip1 v17.16b, v25.16b, v19.16b\n"
98 "zip1 v16.16b, v18.16b, v17.16b\n"
99 "str q16, [x27, #0x0]\n"
100 "zip2 v16.16b, v18.16b, v17.16b\n"
101 "str q16, [x27, #0x10]\n"
102 "zip2 v18.16b, v2.16b, v20.16b\n"
103 "zip2 v17.16b, v25.16b, v19.16b\n"
104 "zip1 v16.16b, v18.16b, v17.16b\n"
105 "str q16, [x27, #0x20]\n"
106 "zip2 v16.16b, v18.16b, v17.16b\n"
107 "str q16, [x27, #0x30]\n"
108 "zip2 v20.16b, v4.16b, v27.16b\n"
109 "zip1 v18.16b, v1.16b, v20.16b\n"
110 "zip2 v19.16b, v3.16b, v26.16b\n"
111 "zip1 v17.16b, v21.16b, v19.16b\n"
112 "zip1 v16.16b, v18.16b, v17.16b\n"
113 "str q16, [x27, #0x40]\n"
114 "zip2 v16.16b, v18.16b, v17.16b\n"
115 "str q16, [x27, #0x50]\n"
116 "zip2 v18.16b, v1.16b, v20.16b\n"
117 "zip2 v17.16b, v21.16b, v19.16b\n"
118 "zip1 v16.16b, v18.16b, v17.16b\n"
119 "str q16, [x27, #0x60]\n"
120 "zip2 v16.16b, v18.16b, v17.16b\n"
121 "str q16, [x27, #0x70]\n"
122 "add x27, x27, %x[out_stride]\n"
123 "zip1 v21.16b, v31.16b, v23.16b\n"
124 "zip1 v20.16b, v0.16b, v24.16b\n"
125 "zip1 v18.16b, v29.16b, v21.16b\n"
126 "zip1 v19.16b, v30.16b, v22.16b\n"
127 "zip1 v17.16b, v20.16b, v19.16b\n"
128 "zip1 v16.16b, v18.16b, v17.16b\n"
129 "str q16, [x27, #0x0]\n"
130 "zip2 v16.16b, v18.16b, v17.16b\n"
131 "str q16, [x27, #0x10]\n"
132 "zip2 v18.16b, v29.16b, v21.16b\n"
133 "zip2 v17.16b, v20.16b, v19.16b\n"
134 "zip1 v16.16b, v18.16b, v17.16b\n"
135 "str q16, [x27, #0x20]\n"
136 "zip2 v16.16b, v18.16b, v17.16b\n"
137 "str q16, [x27, #0x30]\n"
138 "zip2 v21.16b, v31.16b, v23.16b\n"
139 "zip1 v18.16b, v28.16b, v21.16b\n"
140 "zip2 v20.16b, v0.16b, v24.16b\n"
141 "zip2 v19.16b, v30.16b, v22.16b\n"
142 "zip1 v17.16b, v20.16b, v19.16b\n"
143 "zip1 v16.16b, v18.16b, v17.16b\n"
144 "str q16, [x27, #0x40]\n"
145 "zip2 v16.16b, v18.16b, v17.16b\n"
146 "str q16, [x27, #0x50]\n"
147 "zip2 v18.16b, v28.16b, v21.16b\n"
148 "zip2 v17.16b, v20.16b, v19.16b\n"
149 "zip1 v16.16b, v18.16b, v17.16b\n"
150 "str q16, [x27, #0x60]\n"
151 "zip2 v16.16b, v18.16b, v17.16b\n"
152 "str q16, [x27, #0x70]\n"
153 "add x27, x27, %x[out_stride]\n"
154 "bge 2b\n"
155 "3:" // Main row loop: Unroll column loop skip
156 "cmp x19, #0x10\n"
157 "blt 5f\n"
158 "4:" // Main row loop: Column loop
159 "ldr q19, [x28], #0x10\n"
160 "sub x19, x19, #0x10\n"
161 "ldr q18, [x26], #0x10\n"
162 "cmp x19, #0x10\n"
163 "ldr q28, [x25], #0x10\n"
164 "ldr q27, [x24], #0x10\n"
165 "ldr q17, [x23], #0x10\n"
166 "zip1 v26.16b, v19.16b, v17.16b\n"
167 "ldr q16, [x22], #0x10\n"
168 "zip2 v25.16b, v19.16b, v17.16b\n"
169 "ldr q24, [x21], #0x10\n"
170 "ldr q23, [x20], #0x10\n"
171 "zip1 v22.16b, v18.16b, v16.16b\n"
172 "zip2 v21.16b, v18.16b, v16.16b\n"
173 "zip1 v20.16b, v28.16b, v24.16b\n"
174 "zip1 v18.16b, v26.16b, v20.16b\n"
175 "zip1 v19.16b, v27.16b, v23.16b\n"
176 "zip1 v17.16b, v22.16b, v19.16b\n"
177 "zip1 v16.16b, v18.16b, v17.16b\n"
178 "str q16, [x27, #0x0]\n"
179 "zip2 v16.16b, v18.16b, v17.16b\n"
180 "str q16, [x27, #0x10]\n"
181 "zip2 v18.16b, v26.16b, v20.16b\n"
182 "zip2 v17.16b, v22.16b, v19.16b\n"
183 "zip1 v16.16b, v18.16b, v17.16b\n"
184 "str q16, [x27, #0x20]\n"
185 "zip2 v16.16b, v18.16b, v17.16b\n"
186 "str q16, [x27, #0x30]\n"
187 "zip2 v20.16b, v28.16b, v24.16b\n"
188 "zip1 v18.16b, v25.16b, v20.16b\n"
189 "zip2 v19.16b, v27.16b, v23.16b\n"
190 "zip1 v17.16b, v21.16b, v19.16b\n"
191 "zip1 v16.16b, v18.16b, v17.16b\n"
192 "str q16, [x27, #0x40]\n"
193 "zip2 v16.16b, v18.16b, v17.16b\n"
194 "str q16, [x27, #0x50]\n"
195 "zip2 v18.16b, v25.16b, v20.16b\n"
196 "zip2 v17.16b, v21.16b, v19.16b\n"
197 "zip1 v16.16b, v18.16b, v17.16b\n"
198 "str q16, [x27, #0x60]\n"
199 "zip2 v16.16b, v18.16b, v17.16b\n"
200 "str q16, [x27, #0x70]\n"
201 "add x27, x27, %x[out_stride]\n"
202 "bge 4b\n"
203 "5:" // Main row loop: Column loop skip
204 "cmp x19, #0x4\n"
205 "blt 7f\n"
206 "6:" // Main row loop: width 4 loop: loop
207 "ldr s17, [x28], #0x4\n"
208 "sub x19, x19, #0x4\n"
209 "ldr s21, [x26], #0x4\n"
210 "cmp x19, #0x4\n"
211 "ldr s18, [x25], #0x4\n"
212 "ldr s20, [x24], #0x4\n"
213 "ldr s16, [x23], #0x4\n"
214 "zip1 v19.16b, v17.16b, v16.16b\n"
215 "ldr s17, [x22], #0x4\n"
216 "ldr s16, [x21], #0x4\n"
217 "zip1 v18.16b, v18.16b, v16.16b\n"
218 "ldr s16, [x20], #0x4\n"
219 "zip1 v17.16b, v21.16b, v17.16b\n"
220 "zip1 v18.16b, v19.16b, v18.16b\n"
221 "zip1 v16.16b, v20.16b, v16.16b\n"
222 "zip1 v17.16b, v17.16b, v16.16b\n"
223 "zip1 v16.16b, v18.16b, v17.16b\n"
224 "str q16, [x27, #0x0]\n"
225 "zip2 v16.16b, v18.16b, v17.16b\n"
226 "str q16, [x27, #0x10]\n"
227 "add x27, x27, #0x20\n"
228 "bge 6b\n"
229 "7:" // Main row loop: width 4 loop: skip
230 "cmp x19, #0x1\n"
231 "blt 9f\n"
232 "8:" // Main row loop: width 1 loop: loop
233 "ldr b18, [x28], #0x1\n"
234 "sub x19, x19, #0x1\n"
235 "ldr b21, [x26], #0x1\n"
236 "cmp x19, #0x1\n"
237 "ldr b17, [x25], #0x1\n"
238 "ldr b20, [x24], #0x1\n"
239 "ldr b16, [x23], #0x1\n"
240 "zip1 v19.16b, v18.16b, v16.16b\n"
241 "ldr b18, [x22], #0x1\n"
242 "ldr b16, [x21], #0x1\n"
243 "zip1 v17.16b, v17.16b, v16.16b\n"
244 "ldr b16, [x20], #0x1\n"
245 "zip1 v18.16b, v21.16b, v18.16b\n"
246 "zip1 v17.16b, v19.16b, v17.16b\n"
247 "zip1 v16.16b, v20.16b, v16.16b\n"
248 "zip1 v16.16b, v18.16b, v16.16b\n"
249 "zip1 v16.16b, v17.16b, v16.16b\n"
250 "str d16, [x27, #0x0]\n"
251 "add x27, x27, #0x8\n"
252 "bge 8b\n"
253 "9:" // Main row loop: width 1 loop: skip
254 "add %x[out], %x[out], #0x80\n"
255 "cmp %x[height], #0x1\n"
256 "bge 1b\n"
257 : [height] "+&r" (height), [in] "+&r" (in), [out] "+&r" (out)
258 : [in_stride] "r" (in_stride), [out_stride] "r" (out_stride), [pad_row] "r" (pad_row), [width] "r" (width)
259 : "cc", "memory", "v0", "v1", "v2", "v3", "v4", "v16", "v17", "v18", "v19", "v20", "v21", "v22", "v23", "v24", "v25", "v26", "v27", "v28", "v29", "v30", "v31", "x19", "x20", "x21", "x22", "x23", "x24", "x25", "x26", "x27", "x28"
260 );
261}
262
263} // anonymous namespace
264
265template<>
266void Transform<16, 8, true, VLType::None>(
267 uint8_t *out, const uint8_t *in, int stride, int x0, int xmax, int k0, int kmax)
268{
269 a64_transpose_interleave_16_1x8(
270 reinterpret_cast<uint8_t *>(out),
271 reinterpret_cast<const uint8_t *>(in + k0 * stride + x0),
272 (xmax-x0) * sizeof(uint8_t) / 1,
273 stride * sizeof(uint8_t),
274 (kmax-k0)
275 );
276}
277
278template<>
279void Transform<16, 8, true, VLType::None>(
280 int8_t *out, const int8_t *in, int stride, int x0, int xmax, int k0, int kmax)
281{
282 a64_transpose_interleave_16_1x8(
283 reinterpret_cast<uint8_t *>(out),
284 reinterpret_cast<const uint8_t *>(in + k0 * stride + x0),
285 (xmax-x0) * sizeof(int8_t) / 1,
286 stride * sizeof(int8_t),
287 (kmax-k0)
288 );
289}
290
291#endif