blob: 37a087f115da5f481f52fbde2293379da31419cd [file] [log] [blame]
Sheri Zhangfc6744a2021-01-13 15:54:05 +00001/*
Giorgio Arena5ae8d802021-11-18 18:02:13 +00002 * Copyright (c) 2021-2022 Arm Limited.
Sheri Zhangfc6744a2021-01-13 15:54:05 +00003 *
4 * SPDX-License-Identifier: MIT
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to
8 * deal in the Software without restriction, including without limitation the
9 * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or
10 * sell copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in all
14 * copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
19 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
22 * SOFTWARE.
23 */
Georgios Pinitas7891a732021-08-20 21:39:25 +010024#include "src/cpu/kernels/CpuSubKernel.h"
Sheri Zhangfc6744a2021-01-13 15:54:05 +000025
26#include "arm_compute/core/TensorInfo.h"
27#include "arm_compute/core/Validate.h"
28#include "src/core/CPP/Validate.h"
29#include "src/core/common/Registrars.h"
Sheri Zhangfc6744a2021-01-13 15:54:05 +000030#include "src/core/helpers/AutoConfiguration.h"
31#include "src/core/helpers/WindowHelpers.h"
Georgios Pinitas7891a732021-08-20 21:39:25 +010032#include "src/cpu/kernels/sub/neon/list.h"
Sheri Zhangfc6744a2021-01-13 15:54:05 +000033
Gunes Bayirf16973b2022-11-29 13:12:08 +000034#if defined(ENABLE_FP32_KERNELS)
Fadi Arafeh73bb6b72022-10-06 16:20:14 +000035namespace
36{
37 static constexpr size_t default_mws_N1_fp32_neon = 24385;
38 static constexpr size_t default_mws_V1_fp32_neon = 40520;
39}
Gunes Bayirf16973b2022-11-29 13:12:08 +000040#endif /* ENABLE_FP32_KERNELS */
41
Sheri Zhangfc6744a2021-01-13 15:54:05 +000042namespace arm_compute
43{
44namespace cpu
45{
46namespace kernels
47{
48namespace
49{
Giorgio Arena5ae8d802021-11-18 18:02:13 +000050static const std::vector<CpuSubKernel::SubKernel> available_kernels =
Sheri Zhangfc6744a2021-01-13 15:54:05 +000051{
52 {
Georgios Pinitas5fdde992021-06-25 05:42:57 +010053 "neon_fp32_sub",
Giorgio Arena5ae8d802021-11-18 18:02:13 +000054 [](const DataTypeISASelectorData & data) { return (data.dt == DataType::F32); },
Sheri Zhangfc6744a2021-01-13 15:54:05 +000055 REGISTER_FP32_NEON(arm_compute::cpu::sub_same_neon<float>)
56 },
Sheri Zhangfc6744a2021-01-13 15:54:05 +000057 {
Georgios Pinitas5fdde992021-06-25 05:42:57 +010058 "neon_fp16_sub",
Giorgio Arena5ae8d802021-11-18 18:02:13 +000059 [](const DataTypeISASelectorData & data) { return (data.dt == DataType::F16) && data.isa.fp16; },
Sheri Zhangfc6744a2021-01-13 15:54:05 +000060 REGISTER_FP16_NEON(arm_compute::cpu::sub_same_neon<float16_t>)
61 },
Sheri Zhangfc6744a2021-01-13 15:54:05 +000062 {
Georgios Pinitas5fdde992021-06-25 05:42:57 +010063 "neon_u8_sub",
Giorgio Arena5ae8d802021-11-18 18:02:13 +000064 [](const DataTypeISASelectorData & data) { return (data.dt == DataType::U8); },
Sheri Zhangfc6744a2021-01-13 15:54:05 +000065 REGISTER_INTEGER_NEON(arm_compute::cpu::sub_same_neon<uint8_t>)
66 },
67 {
Georgios Pinitas5fdde992021-06-25 05:42:57 +010068 "neon_s16_sub",
Giorgio Arena5ae8d802021-11-18 18:02:13 +000069 [](const DataTypeISASelectorData & data) { return (data.dt == DataType::S16); },
Sheri Zhangfc6744a2021-01-13 15:54:05 +000070 REGISTER_INTEGER_NEON(arm_compute::cpu::sub_same_neon<int16_t>)
71 },
72 {
Georgios Pinitas5fdde992021-06-25 05:42:57 +010073 "neon_s32_sub",
Giorgio Arena5ae8d802021-11-18 18:02:13 +000074 [](const DataTypeISASelectorData & data) { return (data.dt == DataType::S32); },
Sheri Zhangfc6744a2021-01-13 15:54:05 +000075 REGISTER_INTEGER_NEON(arm_compute::cpu::sub_same_neon<int32_t>)
76 },
77 {
Georgios Pinitas5fdde992021-06-25 05:42:57 +010078 "neon_qu8_sub",
Giorgio Arena5ae8d802021-11-18 18:02:13 +000079 [](const DataTypeISASelectorData & data) { return (data.dt == DataType::QASYMM8); },
Sheri Zhangfc6744a2021-01-13 15:54:05 +000080 REGISTER_QASYMM8_NEON(arm_compute::cpu::sub_qasymm8_neon)
81 },
82 {
Georgios Pinitas5fdde992021-06-25 05:42:57 +010083 "neon_qs8_sub",
Giorgio Arena5ae8d802021-11-18 18:02:13 +000084 [](const DataTypeISASelectorData & data) { return (data.dt == DataType::QASYMM8_SIGNED); },
Sheri Zhangfc6744a2021-01-13 15:54:05 +000085 REGISTER_QASYMM8_SIGNED_NEON(arm_compute::cpu::sub_qasymm8_signed_neon)
86 },
87 {
Georgios Pinitasda816752021-07-02 09:22:14 +010088 "neon_qs16_sub",
Giorgio Arena5ae8d802021-11-18 18:02:13 +000089 [](const DataTypeISASelectorData & data) { return (data.dt == DataType::QSYMM16); },
Sheri Zhangfc6744a2021-01-13 15:54:05 +000090 REGISTER_QSYMM16_NEON(arm_compute::cpu::sub_qsymm16_neon)
91 },
92};
93
Sheri Zhangfc6744a2021-01-13 15:54:05 +000094inline Status validate_arguments(const ITensorInfo &src0, const ITensorInfo &src1, const ITensorInfo &dst, ConvertPolicy policy)
95{
96 ARM_COMPUTE_UNUSED(policy);
97 ARM_COMPUTE_RETURN_ERROR_ON_CPU_F16_UNSUPPORTED(&src0);
98 ARM_COMPUTE_RETURN_ERROR_ON_DATA_TYPE_CHANNEL_NOT_IN(&src0, 1, DataType::U8, DataType::QASYMM8, DataType::QASYMM8_SIGNED, DataType::QSYMM16, DataType::S16, DataType::S32, DataType::F16,
99 DataType::F32);
Georgios Pinitasda816752021-07-02 09:22:14 +0100100 ARM_COMPUTE_RETURN_ERROR_ON_MISMATCHING_DATA_TYPES(&src0, &src1);
Sheri Zhangfc6744a2021-01-13 15:54:05 +0000101
Giorgio Arena5ae8d802021-11-18 18:02:13 +0000102 const auto *uk = CpuSubKernel::get_implementation(DataTypeISASelectorData{ src0.data_type(), CPUInfo::get().get_isa() });
103
Sheri Zhangfc6744a2021-01-13 15:54:05 +0000104 ARM_COMPUTE_RETURN_ERROR_ON(uk == nullptr || uk->ukernel == nullptr);
105
106 const TensorShape out_shape = TensorShape::broadcast_shape(src0.tensor_shape(), src1.tensor_shape());
107 ARM_COMPUTE_RETURN_ERROR_ON_MSG(out_shape.total_size() == 0, "Inputs are not broadcast compatible");
108
Georgios Pinitasda816752021-07-02 09:22:14 +0100109 ARM_COMPUTE_RETURN_ERROR_ON_MSG(is_data_type_quantized(src0.data_type()) && (policy == ConvertPolicy::WRAP),
110 "Convert policy cannot be WRAP if datatype is quantized");
Sheri Zhangfc6744a2021-01-13 15:54:05 +0000111
112 // Validate in case of configured dst
113 if(dst.total_size() > 0)
114 {
Georgios Pinitasda816752021-07-02 09:22:14 +0100115 ARM_COMPUTE_RETURN_ERROR_ON_MISMATCHING_DATA_TYPES(&src0, &dst);
Sheri Zhangfc6744a2021-01-13 15:54:05 +0000116 ARM_COMPUTE_RETURN_ERROR_ON_MSG(detail::have_different_dimensions(out_shape, dst.tensor_shape(), 0),
117 "Wrong shape for dst");
118 }
119 return Status{};
120}
121} // namespace
122
123void CpuSubKernel::configure(const ITensorInfo *src0, const ITensorInfo *src1, ITensorInfo *dst, ConvertPolicy policy)
124{
125 ARM_COMPUTE_ERROR_ON_NULLPTR(src0, src1, dst);
126 ARM_COMPUTE_ERROR_THROW_ON(validate_arguments(*src0, *src1, *dst, policy));
127
SiCongLic7b1e842021-02-22 14:28:33 +0000128 const TensorShape &out_shape = TensorShape::broadcast_shape(src0->tensor_shape(), src1->tensor_shape());
Sheri Zhangfc6744a2021-01-13 15:54:05 +0000129
130 // Auto initialize dst if not initialized
131 set_shape_if_empty(*dst, out_shape);
Georgios Pinitasda816752021-07-02 09:22:14 +0100132 set_data_type_if_unknown(*dst, src0->data_type());
Sheri Zhangfc6744a2021-01-13 15:54:05 +0000133
Giorgio Arena5ae8d802021-11-18 18:02:13 +0000134 const auto *uk = CpuSubKernel::get_implementation(DataTypeISASelectorData{ src0->data_type(), CPUInfo::get().get_isa() });
Georgios Pinitas5fdde992021-06-25 05:42:57 +0100135 ARM_COMPUTE_ERROR_ON_NULLPTR(uk);
136
137 _policy = policy;
138 _run_method = uk->ukernel;
139 _name = std::string("CpuSubKernel").append("/").append(uk->name);
Sheri Zhangfc6744a2021-01-13 15:54:05 +0000140
141 // CpuSubKernel doesn't need padding so update_window_and_padding() can be skipped
Jakub Sujak842ad212022-09-17 13:08:56 +0100142 Window win;
143 std::tie(win, _split_dimension) = calculate_squashed_or_max_window(*src0, *src1);
Sheri Zhangfc6744a2021-01-13 15:54:05 +0000144
145 ICpuKernel::configure(win);
146}
147
Fadi Arafeh73bb6b72022-10-06 16:20:14 +0000148size_t CpuSubKernel::get_mws(const CPUInfo &platform, size_t thread_count) const
149{
150 ARM_COMPUTE_UNUSED(thread_count);
151
152#if defined(ENABLE_FP32_KERNELS)
153 if(this->_run_method == &sub_same_neon<float>)
154 {
155 size_t mws = ICPPKernel::default_mws;
156 if(platform.get_cpu_model() == CPUModel::N1)
157 {
158 mws = default_mws_N1_fp32_neon;
159 }
160 else if(platform.get_cpu_model() == CPUModel::V1)
161 {
162 mws = default_mws_V1_fp32_neon;
163 }
164 else
165 {
166 return ICPPKernel::default_mws;
167 }
168
169 // tensor is 1D or was re-interpreted as 1D
170 if(this->window().shape().num_dimensions() == 1)
171 {
172 return mws;
173 }
174 else
175 {
176 // scale mws down by the number of elements along all the dimensions (x, z, w, etc) except the one
177 // that we parallelize along (the y dimension). This allows for parallelization when the Y_SIZE is small
178 // but the other sizes are large, which boosts performance.
179 mws = static_cast<size_t>(mws / (this->window().num_iterations_total() / this->window().num_iterations(1)));
180 return std::max(static_cast<size_t>(1), mws);
181 }
182 }
183#else /* ENABLE_FP32_KERNELS */
184 ARM_COMPUTE_UNUSED(platform);
185#endif /* ENABLE_FP32_KERNELS */
186 return ICPPKernel::default_mws;
187}
188
Sheri Zhangfc6744a2021-01-13 15:54:05 +0000189Status CpuSubKernel::validate(const ITensorInfo *src0, const ITensorInfo *src1, const ITensorInfo *dst, ConvertPolicy policy)
190{
191 ARM_COMPUTE_RETURN_ERROR_ON_NULLPTR(src0, src1, dst);
192 ARM_COMPUTE_RETURN_ON_ERROR(validate_arguments(*src0, *src1, *dst, policy));
193
194 return Status{};
195}
196
197void CpuSubKernel::run_op(ITensorPack &tensors, const Window &window, const ThreadInfo &info)
198{
199 ARM_COMPUTE_UNUSED(info);
200 ARM_COMPUTE_ERROR_ON_UNCONFIGURED_KERNEL(this);
201 ARM_COMPUTE_ERROR_ON_INVALID_SUBWINDOW(ICpuKernel::window(), window);
Georgios Pinitas5fdde992021-06-25 05:42:57 +0100202 ARM_COMPUTE_ERROR_ON(_run_method == nullptr);
Sheri Zhangfc6744a2021-01-13 15:54:05 +0000203
204 const ITensor *src0 = tensors.get_const_tensor(TensorType::ACL_SRC_0);
205 const ITensor *src1 = tensors.get_const_tensor(TensorType::ACL_SRC_1);
206 ITensor *dst = tensors.get_tensor(TensorType::ACL_DST);
207
Georgios Pinitas5fdde992021-06-25 05:42:57 +0100208 _run_method(src0, src1, dst, _policy, window);
Sheri Zhangfc6744a2021-01-13 15:54:05 +0000209}
210
211const char *CpuSubKernel::name() const
212{
Georgios Pinitas5fdde992021-06-25 05:42:57 +0100213 return _name.c_str();
Sheri Zhangfc6744a2021-01-13 15:54:05 +0000214}
Giorgio Arena5ae8d802021-11-18 18:02:13 +0000215
216const std::vector<CpuSubKernel::SubKernel> &CpuSubKernel::get_available_kernels()
217{
218 return available_kernels;
219}
220
Sheri Zhangfc6744a2021-01-13 15:54:05 +0000221} // namespace kernels
222} // namespace cpu
223} // namespace arm_compute