blob: c952ea839d1c3d3eaa2c8db45170d3600ee276fe [file] [log] [blame]
Michele Di Giorgio19289042021-02-03 16:05:00 +00001/*
Giorgio Arena5ae8d802021-11-18 18:02:13 +00002 * Copyright (c) 2017-2022 Arm Limited.
Michele Di Giorgio19289042021-02-03 16:05:00 +00003 *
4 * SPDX-License-Identifier: MIT
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to
8 * deal in the Software without restriction, including without limitation the
9 * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or
10 * sell copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in all
14 * copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
19 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
22 * SOFTWARE.
23 */
Manuel Bottinib4bb6a02021-05-24 16:01:32 +010024#ifndef ARM_COMPUTE_CPU_POOL2D_KERNEL_H
25#define ARM_COMPUTE_CPU_POOL2D_KERNEL_H
Michele Di Giorgio19289042021-02-03 16:05:00 +000026
27#include "arm_compute/core/Types.h"
28#include "src/core/common/Macros.h"
Georgios Pinitas7891a732021-08-20 21:39:25 +010029#include "src/cpu/ICpuKernel.h"
Michele Di Giorgio19289042021-02-03 16:05:00 +000030
31namespace arm_compute
32{
33namespace cpu
34{
35namespace kernels
36{
37/** Interface for the pooling layer kernel */
Yair Schwarzbaum46d44d22022-01-12 16:38:58 +020038class CpuPool2dKernel : public ICpuKernel<CpuPool2dKernel>
Michele Di Giorgio19289042021-02-03 16:05:00 +000039{
Giorgio Arena5ae8d802021-11-18 18:02:13 +000040private:
41 using PoolingKernelPtr = std::add_pointer<void(const ITensor *, ITensor *, ITensor *, PoolingLayerInfo &, const Window &, const Window &)>::type;
42
Michele Di Giorgio19289042021-02-03 16:05:00 +000043public:
Manuel Bottinib4bb6a02021-05-24 16:01:32 +010044 CpuPool2dKernel() = default;
45 ARM_COMPUTE_DISALLOW_COPY_ALLOW_MOVE(CpuPool2dKernel);
Michele Di Giorgio19289042021-02-03 16:05:00 +000046 /** Configure kernel for a given list of arguments
47 *
48 * @note F16 are supported for pool sizes 2 and 3 only
49 *
50 * @param[in] src Source tensor info. Data types supported: QASYMM8/QASYMM8_SIGNED/F16/F32.
51 * @param[out] dst Destination tensor info. Data types supported: Same as @p src.
52 * @param[in] pool_info Contains pooling operation information described in @ref PoolingLayerInfo.
53 * @param[out] indices (optional) The indices of the maximal values. Data type supported: U32.
54 */
55 void configure(ITensorInfo *src, ITensorInfo *dst, const PoolingLayerInfo &pool_info, ITensorInfo *indices = nullptr);
Manuel Bottinib4bb6a02021-05-24 16:01:32 +010056 /** Static function to check if given info will lead to a valid configuration
Michele Di Giorgio19289042021-02-03 16:05:00 +000057 *
Manuel Bottinib4bb6a02021-05-24 16:01:32 +010058 * Similar to CpuPool2dKernel::configure()
Michele Di Giorgio19289042021-02-03 16:05:00 +000059 *
60 * @return a status
61 */
62 static Status validate(const ITensorInfo *src, const ITensorInfo *dst, const PoolingLayerInfo &pool_info, const ITensorInfo *indices = nullptr);
63
64 // Inherited methods overridden:
65 void run_op(ITensorPack &tensors, const Window &window, const ThreadInfo &info) override;
Sheri Zhang79144a62021-02-08 17:43:04 +000066 const char *name() const override;
Michele Di Giorgio19289042021-02-03 16:05:00 +000067
Giorgio Arena5ae8d802021-11-18 18:02:13 +000068 struct PoolingKernel
69 {
70 const char *name;
71 const PoolDataTypeISASelectorPtr is_selected;
72 PoolingKernelPtr ukernel;
73 };
74
75 static const std::vector<PoolingKernel> &get_available_kernels();
Georgios Pinitas5fdde992021-06-25 05:42:57 +010076
77private:
Michele Di Giorgio19289042021-02-03 16:05:00 +000078 PoolingLayerInfo _pool_info{};
79 DataLayout _data_layout{ DataLayout::UNKNOWN };
80 unsigned int _num_elems_processed_per_iteration{ 0 };
Sheri Zhang79144a62021-02-08 17:43:04 +000081 Size2D _pool_size{};
82 int _pool_stride_x{};
Georgios Pinitas5fdde992021-06-25 05:42:57 +010083 PoolingKernelPtr _run_method{ nullptr };
84 std::string _name{};
Michele Di Giorgio19289042021-02-03 16:05:00 +000085};
86} // namespace kernels
87} // namespace cpu
88} // namespace arm_compute
Georgios Pinitas2eb5d162021-07-02 09:01:49 +010089#endif /* ARM_COMPUTE_CPU_POOL2D_KERNEL_H */