blob: 7f99aee9ba7d27e4a2ede13166630e38d30544af [file] [log] [blame]
Anthony Barbier6ff3b192017-09-04 18:44:23 +01001/*
Michele Di Giorgiod9eaf612020-07-08 11:12:57 +01002 * Copyright (c) 2017-2020 Arm Limited.
Anthony Barbier6ff3b192017-09-04 18:44:23 +01003 *
4 * SPDX-License-Identifier: MIT
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to
8 * deal in the Software without restriction, including without limitation the
9 * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or
10 * sell copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in all
14 * copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
19 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
22 * SOFTWARE.
23 */
24#include "arm_compute/runtime/CL/functions/CLPoolingLayer.h"
25
Anton Lokhmotovaf6204c2017-11-08 09:34:19 +000026#include "arm_compute/core/CL/ICLTensor.h"
Anton Lokhmotovaf6204c2017-11-08 09:34:19 +000027#include "arm_compute/runtime/CL/CLScheduler.h"
Sang-Hoon Parkbef7fa22020-10-21 15:58:54 +010028#include "src/core/CL/kernels/CLFillBorderKernel.h"
29#include "src/core/CL/kernels/CLPoolingLayerKernel.h"
Matthew Bentham92046462020-03-07 22:15:55 +000030#include "support/MemorySupport.h"
Anthony Barbier6ff3b192017-09-04 18:44:23 +010031
Michele Di Giorgiocbbed282019-12-20 13:26:08 +000032namespace arm_compute
33{
morgolockcc1f6c92020-03-24 09:26:48 +000034void CLPoolingLayer::configure(ICLTensor *input, ICLTensor *output, const PoolingLayerInfo &pool_info, ICLTensor *indices)
Anthony Barbier6ff3b192017-09-04 18:44:23 +010035{
Manuel Bottini2b84be52020-04-08 10:15:51 +010036 configure(CLKernelLibrary::get().get_compile_context(), input, output, pool_info, indices);
37}
38
39void CLPoolingLayer::configure(const CLCompileContext &compile_context, ICLTensor *input, ICLTensor *output, const PoolingLayerInfo &pool_info, ICLTensor *indices)
40{
Anton Lokhmotovaf6204c2017-11-08 09:34:19 +000041 ARM_COMPUTE_ERROR_ON_NULLPTR(input);
Anthony Barbier6ff3b192017-09-04 18:44:23 +010042 // Configure pooling kernel
Moritz Pflanzerd0ae8b82017-06-29 14:51:57 +010043 auto k = arm_compute::support::cpp14::make_unique<CLPoolingLayerKernel>();
Anton Lokhmotovaf6204c2017-11-08 09:34:19 +000044 k->set_target(CLScheduler::get().target());
Manuel Bottini2b84be52020-04-08 10:15:51 +010045 k->configure(compile_context, input, output, pool_info, indices);
Anthony Barbier6ff3b192017-09-04 18:44:23 +010046 _kernel = std::move(k);
47
Michele Di Giorgiocbbed282019-12-20 13:26:08 +000048 const DataType data_type = input->info()->data_type();
49
Georgios Pinitas55186712018-01-08 17:37:12 +000050 // Configure border depending on operation required (quantize border in case of asymmetric data_type)
Michalis Spyroue74b2012018-04-18 09:49:16 +010051 BorderMode border_mode{};
52 PixelValue pixel_value(0.f);
Sang-Hoon Park0cb3da62020-01-15 12:39:56 +000053 if(is_data_type_quantized_asymmetric(data_type) && !pool_info.exclude_padding)
Anton Lokhmotovaf6204c2017-11-08 09:34:19 +000054 {
Michele Di Giorgiocbbed282019-12-20 13:26:08 +000055 pixel_value = PixelValue(0, data_type, input->info()->quantization_info());
Anton Lokhmotovaf6204c2017-11-08 09:34:19 +000056 }
Sang-Hoon Park11fedda2020-01-15 14:44:04 +000057
58 // Data layout
59 const auto data_layout = pool_info.data_layout == DataLayout::UNKNOWN ? input->info()->data_layout() : pool_info.data_layout;
60
61 switch(data_layout)
Michalis Spyroue74b2012018-04-18 09:49:16 +010062 {
63 case DataLayout::NCHW:
Sang-Hoon Park0cb3da62020-01-15 12:39:56 +000064 border_mode = (PoolingType::MAX == pool_info.pool_type) ? BorderMode::REPLICATE : BorderMode::CONSTANT;
Michalis Spyroue74b2012018-04-18 09:49:16 +010065 break;
66 case DataLayout::NHWC:
67 border_mode = BorderMode::CONSTANT;
Sang-Hoon Park0cb3da62020-01-15 12:39:56 +000068 if(PoolingType::MAX == pool_info.pool_type)
Michalis Spyroue74b2012018-04-18 09:49:16 +010069 {
Michele Di Giorgiocbbed282019-12-20 13:26:08 +000070 if(is_data_type_quantized(data_type))
71 {
72 std::tie(pixel_value, std::ignore) = get_min_max(data_type);
73 }
74 else
75 {
76 pixel_value = PixelValue(std::numeric_limits<float>::lowest());
77 }
Michalis Spyroue74b2012018-04-18 09:49:16 +010078 }
79 break;
80 default:
81 ARM_COMPUTE_ERROR("Data layout not supported");
82 }
Sang-Hoon Parkbef7fa22020-10-21 15:58:54 +010083 _border_handler->configure(compile_context, input, _kernel->border_size(), border_mode, pixel_value);
Georgios Pinitas17812ba2018-06-04 19:27:13 +010084
85 // Tune kernels
86 CLScheduler::get().tune_kernel_static(*_kernel);
Anthony Barbier6ff3b192017-09-04 18:44:23 +010087}
Georgios Pinitas3faea252017-10-30 14:13:50 +000088
morgolockcc1f6c92020-03-24 09:26:48 +000089Status CLPoolingLayer::validate(const ITensorInfo *input, const ITensorInfo *output, const PoolingLayerInfo &pool_info, const ITensorInfo *indices)
Georgios Pinitas3faea252017-10-30 14:13:50 +000090{
morgolockcc1f6c92020-03-24 09:26:48 +000091 return CLPoolingLayerKernel::validate(input, output, pool_info, indices);
Michele Di Giorgiocbbed282019-12-20 13:26:08 +000092}
Sang-Hoon Park0cb3da62020-01-15 12:39:56 +000093} // namespace arm_compute