| // |
| // Copyright © 2020 Arm Ltd and Contributors. All rights reserved. |
| // SPDX-License-Identifier: MIT |
| // |
| |
| #include "NeonLogicalOrWorkload.hpp" |
| |
| #include "NeonWorkloadUtils.hpp" |
| |
| #include <aclCommon/ArmComputeTensorHandle.hpp> |
| #include <aclCommon/ArmComputeTensorUtils.hpp> |
| |
| #include <armnn/utility/PolymorphicDowncast.hpp> |
| |
| namespace armnn |
| { |
| |
| arm_compute::Status NeonLogicalOrWorkloadValidate(const TensorInfo& input0, |
| const TensorInfo& input1, |
| const TensorInfo& output) |
| { |
| const arm_compute::TensorInfo aclInputInfo0 = BuildArmComputeTensorInfo(input0); |
| const arm_compute::TensorInfo aclInputInfo1 = BuildArmComputeTensorInfo(input1); |
| const arm_compute::TensorInfo aclOutputInfo = BuildArmComputeTensorInfo(output); |
| |
| const arm_compute::Status aclStatus = arm_compute::NELogicalOr::validate(&aclInputInfo0, |
| &aclInputInfo1, |
| &aclOutputInfo); |
| return aclStatus; |
| } |
| |
| NeonLogicalOrWorkload::NeonLogicalOrWorkload(const LogicalBinaryQueueDescriptor& descriptor, |
| const WorkloadInfo& info) |
| : BaseWorkload<LogicalBinaryQueueDescriptor>(descriptor, info) |
| { |
| m_Data.ValidateInputsOutputs("NeonLogicalOrWorkload", 2, 1); |
| |
| arm_compute::ITensor& input0 = PolymorphicDowncast<IAclTensorHandle*>(m_Data.m_Inputs[0])->GetTensor(); |
| arm_compute::ITensor& input1 = PolymorphicDowncast<IAclTensorHandle*>(m_Data.m_Inputs[1])->GetTensor(); |
| arm_compute::ITensor& output = PolymorphicDowncast<IAclTensorHandle*>(m_Data.m_Outputs[0])->GetTensor(); |
| |
| m_LogicalOrLayer.configure(&input0, &input1, &output); |
| } |
| |
| void NeonLogicalOrWorkload::Execute() const |
| { |
| ARMNN_SCOPED_PROFILING_EVENT_NEON("NeonLogicalOrWorkload_Execute"); |
| m_LogicalOrLayer.run(); |
| } |
| |
| } // namespace armnn |