blob: 85dc02283186bc83083fdbdf7f3897738c8a8732 [file] [log] [blame]
Kristofer Jonsson49bdee82020-04-06 13:21:21 +02001/*
2 * Copyright (c) 2019-2020 Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: Apache-2.0
5 *
6 * Licensed under the Apache License, Version 2.0 (the License); you may
7 * not use this file except in compliance with the License.
8 * You may obtain a copy of the License at
9 *
10 * www.apache.org/licenses/LICENSE-2.0
11 *
12 * Unless required by applicable law or agreed to in writing, software
13 * distributed under the License is distributed on an AS IS BASIS, WITHOUT
14 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
15 * See the License for the specific language governing permissions and
16 * limitations under the License.
17 */
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020018#include "ethosu_device.h"
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020019#include "ethosu_common.h"
Kristofer Jonsson125429a2020-08-20 16:52:23 +020020#include "ethosu_config.h"
Bhavik Patel790ef362020-06-03 10:05:28 +020021
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020022#include <assert.h>
Bhavik Pateldae5be02020-06-18 15:25:15 +020023#include <stddef.h>
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020024#include <stdio.h>
25
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020026#define BASEP_OFFSET 4
27#define REG_OFFSET 4
28#define BYTES_1KB 1024
29
Kristofer Jonsson125429a2020-08-20 16:52:23 +020030#define ADDRESS_BITS 48
31#define ADDRESS_MASK ((1ull << ADDRESS_BITS) - 1)
32
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020033#if defined(ARM_NPU_STUB)
34static uint32_t stream_length = 0;
35#endif
36
Bhavik Pateldae5be02020-06-18 15:25:15 +020037enum ethosu_error_codes ethosu_dev_init(struct ethosu_device *dev, const void *base_address)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020038{
Bhavik Pateldae5be02020-06-18 15:25:15 +020039#if !defined(ARM_NPU_STUB)
40 dev->base_address = (uintptr_t)base_address;
Kristofer Jonssonef387ea2020-08-25 16:32:21 +020041 ethosu_save_pmu_config(dev);
Bhavik Pateldae5be02020-06-18 15:25:15 +020042#else
43 UNUSED(dev);
44 UNUSED(base_address);
45#endif
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020046 return ETHOSU_SUCCESS;
47}
48
Bhavik Pateldae5be02020-06-18 15:25:15 +020049enum ethosu_error_codes ethosu_get_id(struct ethosu_device *dev, struct ethosu_id *id)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020050{
51 struct id_r _id;
52
53#if !defined(ARM_NPU_STUB)
Bhavik Pateldae5be02020-06-18 15:25:15 +020054 _id.word = ethosu_read_reg(dev, NPU_REG_ID);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020055#else
Bhavik Pateldae5be02020-06-18 15:25:15 +020056 UNUSED(dev);
57
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020058 _id.word = 0;
59 _id.arch_patch_rev = NNX_ARCH_VERSION_PATCH;
60 _id.arch_minor_rev = NNX_ARCH_VERSION_MINOR;
61 _id.arch_major_rev = NNX_ARCH_VERSION_MAJOR;
62#endif
63
64 id->version_status = _id.version_status;
65 id->version_minor = _id.version_minor;
66 id->version_major = _id.version_major;
67 id->product_major = _id.product_major;
68 id->arch_patch_rev = _id.arch_patch_rev;
69 id->arch_minor_rev = _id.arch_minor_rev;
70 id->arch_major_rev = _id.arch_major_rev;
71
72 return ETHOSU_SUCCESS;
73}
74
Bhavik Pateldae5be02020-06-18 15:25:15 +020075enum ethosu_error_codes ethosu_get_config(struct ethosu_device *dev, struct ethosu_config *config)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020076{
77 struct config_r cfg = {.word = 0};
78
79#if !defined(ARM_NPU_STUB)
Bhavik Pateldae5be02020-06-18 15:25:15 +020080 cfg.word = ethosu_read_reg(dev, NPU_REG_CONFIG);
81#else
82 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020083#endif
84
85 config->macs_per_cc = cfg.macs_per_cc;
86 config->cmd_stream_version = cfg.cmd_stream_version;
87 config->shram_size = cfg.shram_size;
88
89 return ETHOSU_SUCCESS;
90}
91
Bhavik Pateldae5be02020-06-18 15:25:15 +020092enum ethosu_error_codes ethosu_run_command_stream(struct ethosu_device *dev,
93 const uint8_t *cmd_stream_ptr,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020094 uint32_t cms_length,
95 const uint64_t *base_addr,
96 int num_base_addr)
97{
Bhavik Patele645fed2020-06-12 14:46:47 +020098 enum ethosu_error_codes ret_code = ETHOSU_SUCCESS;
99
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200100#if !defined(ARM_NPU_STUB)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200101 ASSERT(num_base_addr <= ETHOSU_DRIVER_BASEP_INDEXES);
102
Per Åstrandc6c1db12020-09-28 08:41:45 +0200103 uint64_t qbase = (uintptr_t)cmd_stream_ptr + BASE_POINTER_OFFSET;
Kristofer Jonsson125429a2020-08-20 16:52:23 +0200104 ASSERT(qbase <= ADDRESS_MASK);
105 LOG_DEBUG("QBASE=0x%016llx, QSIZE=%u, base_pointer_offset=0x%08x\n", qbase, cms_length, BASE_POINTER_OFFSET);
106 ethosu_write_reg(dev, NPU_REG_QBASE0, qbase & 0xffffffff);
107 ethosu_write_reg(dev, NPU_REG_QBASE1, qbase >> 32);
108 ethosu_write_reg(dev, NPU_REG_QSIZE, cms_length);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200109
Kristofer Jonsson125429a2020-08-20 16:52:23 +0200110 for (int i = 0; i < num_base_addr; i++)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200111 {
Kristofer Jonsson125429a2020-08-20 16:52:23 +0200112 uint64_t addr = base_addr[i] + BASE_POINTER_OFFSET;
113 ASSERT(addr <= ADDRESS_MASK);
114 LOG_DEBUG("BASEP%d=0x%016llx\n", i, addr);
115 ethosu_write_reg(dev, NPU_REG_BASEP0 + (2 * i) * BASEP_OFFSET, addr & 0xffffffff);
116 ethosu_write_reg(dev, NPU_REG_BASEP0 + (2 * i + 1) * BASEP_OFFSET, addr >> 32);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200117 }
118
Bhavik Pateldae5be02020-06-18 15:25:15 +0200119 ret_code = ethosu_set_command_run(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200120#else
121 // NPU stubbed
Bhavik Pateldae5be02020-06-18 15:25:15 +0200122 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200123 stream_length = cms_length;
124 UNUSED(cmd_stream_ptr);
125 UNUSED(base_addr);
126 ASSERT(num_base_addr < ETHOSU_DRIVER_BASEP_INDEXES);
127#if defined(NDEBUG)
128 UNUSED(num_base_addr);
129#endif
130#endif
131
Bhavik Patele645fed2020-06-12 14:46:47 +0200132 return ret_code;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200133}
134
Bhavik Pateldae5be02020-06-18 15:25:15 +0200135enum ethosu_error_codes ethosu_is_irq_raised(struct ethosu_device *dev, uint8_t *irq_raised)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200136{
137#if !defined(ARM_NPU_STUB)
138 struct status_r status;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200139 status.word = ethosu_read_reg(dev, NPU_REG_STATUS);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200140 if (status.irq_raised == 1)
141 {
142 *irq_raised = 1;
143 }
144 else
145 {
146 *irq_raised = 0;
147 }
148#else
Bhavik Pateldae5be02020-06-18 15:25:15 +0200149 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200150 *irq_raised = 1;
151#endif
152 return ETHOSU_SUCCESS;
153}
154
Bhavik Pateldae5be02020-06-18 15:25:15 +0200155enum ethosu_error_codes ethosu_clear_irq_status(struct ethosu_device *dev)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200156{
157#if !defined(ARM_NPU_STUB)
Bhavik Patele645fed2020-06-12 14:46:47 +0200158 struct cmd_r oldcmd;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200159 oldcmd.word = ethosu_read_reg(dev, NPU_REG_CMD);
Bhavik Patele645fed2020-06-12 14:46:47 +0200160 struct cmd_r cmd;
Per Åstrand9716b5e2020-08-19 13:15:06 +0200161
Bhavik Patele645fed2020-06-12 14:46:47 +0200162 cmd.word = 0;
163 cmd.clear_irq = 1;
164 cmd.clock_q_enable = oldcmd.clock_q_enable;
165 cmd.power_q_enable = oldcmd.power_q_enable;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200166 ethosu_write_reg(dev, NPU_REG_CMD, cmd.word);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200167#else
Bhavik Pateldae5be02020-06-18 15:25:15 +0200168 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200169#endif
170 return ETHOSU_SUCCESS;
171}
172
Bhavik Patele645fed2020-06-12 14:46:47 +0200173// TODO Understand settings of privilege/security level and update API.
Bhavik Pateldae5be02020-06-18 15:25:15 +0200174enum ethosu_error_codes ethosu_soft_reset(struct ethosu_device *dev)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200175{
176 enum ethosu_error_codes return_code = ETHOSU_SUCCESS;
177#if !defined(ARM_NPU_STUB)
178 struct reset_r reset;
179 struct prot_r prot;
180
181 reset.word = 0;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200182 reset.pending_CPL = PRIVILEGE_LEVEL_USER; // TODO, how to get the host privilege level
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200183 reset.pending_CSL = SECURITY_LEVEL_NON_SECURE; // TODO, how to get Security level
184
Bhavik Pateldae5be02020-06-18 15:25:15 +0200185 prot.word = ethosu_read_reg(dev, NPU_REG_PROT);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200186
187 if (prot.active_CPL < reset.pending_CPL && prot.active_CSL > reset.pending_CSL)
188 {
189 // Register access not permitted
190 return ETHOSU_GENERIC_FAILURE;
191 }
192 // Reset and set security level
Bhavik Pateldae5be02020-06-18 15:25:15 +0200193 ethosu_write_reg(dev, NPU_REG_RESET, reset.word);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200194
Bhavik Pateldae5be02020-06-18 15:25:15 +0200195 return_code = ethosu_wait_for_reset(dev);
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200196
197 dev->reset = ethosu_read_reg(dev, NPU_REG_PROT);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200198#else
199 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200200#endif
201
202 return return_code;
203}
204
Bhavik Pateldae5be02020-06-18 15:25:15 +0200205enum ethosu_error_codes ethosu_wait_for_reset(struct ethosu_device *dev)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200206{
207#if !defined(ARM_NPU_STUB)
208 struct status_r status;
209
210 // Wait until reset status indicates that reset has been completed
211 for (int i = 0; i < 100000; i++)
212 {
Bhavik Pateldae5be02020-06-18 15:25:15 +0200213 status.word = ethosu_read_reg(dev, NPU_REG_STATUS);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200214 if (0 == status.reset_status)
215 {
216 break;
217 }
218 }
219
220 if (1 == status.reset_status)
221 {
222 return ETHOSU_GENERIC_FAILURE;
223 }
Bhavik Pateldae5be02020-06-18 15:25:15 +0200224#else
225 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200226#endif
227
228 return ETHOSU_SUCCESS;
229}
230
Bhavik Pateldae5be02020-06-18 15:25:15 +0200231enum ethosu_error_codes ethosu_read_apb_reg(struct ethosu_device *dev,
232 uint32_t start_address,
233 uint16_t num_reg,
234 uint32_t *reg)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200235{
236#if !defined(ARM_NPU_STUB)
237 uint32_t address = start_address;
238
Douglas Troha2e7e3b72020-05-14 20:28:31 +0200239 ASSERT((start_address + num_reg) < ID_REGISTERS_SIZE);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200240
241 for (int i = 0; i < num_reg; i++)
242 {
Bhavik Pateldae5be02020-06-18 15:25:15 +0200243 reg[i] = ethosu_read_reg(dev, address);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200244 address += REG_OFFSET;
245 }
246#else
247 // NPU stubbed
Bhavik Pateldae5be02020-06-18 15:25:15 +0200248 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200249 UNUSED(start_address);
250 UNUSED(num_reg);
251 UNUSED(reg);
252#endif
253
254 return ETHOSU_SUCCESS;
255}
256
Bhavik Pateldae5be02020-06-18 15:25:15 +0200257enum ethosu_error_codes ethosu_set_qconfig(struct ethosu_device *dev, enum ethosu_memory_type memory_type)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200258{
259 if (memory_type > ETHOSU_AXI1_OUTSTANDING_COUNTER3)
260 {
261 return ETHOSU_INVALID_PARAM;
262 }
263#if !defined(ARM_NPU_STUB)
Bhavik Pateldae5be02020-06-18 15:25:15 +0200264 ethosu_write_reg(dev, NPU_REG_QCONFIG, memory_type);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200265#else
266 // NPU stubbed
Bhavik Pateldae5be02020-06-18 15:25:15 +0200267 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200268 UNUSED(memory_type);
269#endif
270 return ETHOSU_SUCCESS;
271}
272
Bhavik Pateldae5be02020-06-18 15:25:15 +0200273enum ethosu_error_codes ethosu_set_regioncfg(struct ethosu_device *dev,
274 uint8_t region,
275 enum ethosu_memory_type memory_type)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200276{
277 if (region > 7)
278 {
279 return ETHOSU_INVALID_PARAM;
280 }
281#if !defined(ARM_NPU_STUB)
282 struct regioncfg_r regioncfg;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200283 regioncfg.word = ethosu_read_reg(dev, NPU_REG_REGIONCFG);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200284 regioncfg.word &= ~(0x3 << (2 * region));
285 regioncfg.word |= (memory_type & 0x3) << (2 * region);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200286 ethosu_write_reg(dev, NPU_REG_REGIONCFG, regioncfg.word);
Kristofer Jonsson125429a2020-08-20 16:52:23 +0200287 LOG_DEBUG("REGIONCFG%u=0x%08x\n", region, regioncfg.word);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200288#else
289 // NPU stubbed
Bhavik Pateldae5be02020-06-18 15:25:15 +0200290 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200291 UNUSED(region);
292 UNUSED(memory_type);
293#endif
294 return ETHOSU_SUCCESS;
295}
296
Bhavik Pateldae5be02020-06-18 15:25:15 +0200297enum ethosu_error_codes ethosu_set_axi_limit0(struct ethosu_device *dev,
298 enum ethosu_axi_limit_beats max_beats,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200299 enum ethosu_axi_limit_mem_type memtype,
300 uint8_t max_reads,
301 uint8_t max_writes)
302{
303#if !defined(ARM_NPU_STUB)
304 struct axi_limit0_r axi_limit0;
Per Åstrand9716b5e2020-08-19 13:15:06 +0200305 axi_limit0.word = 0;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200306 axi_limit0.max_beats = max_beats;
307 axi_limit0.memtype = memtype;
308 axi_limit0.max_outstanding_read_m1 = max_reads - 1;
309 axi_limit0.max_outstanding_write_m1 = max_writes - 1;
310
Bhavik Pateldae5be02020-06-18 15:25:15 +0200311 ethosu_write_reg(dev, NPU_REG_AXI_LIMIT0, axi_limit0.word);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200312#else
313 // NPU stubbed
Bhavik Pateldae5be02020-06-18 15:25:15 +0200314 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200315 UNUSED(max_beats);
316 UNUSED(memtype);
317 UNUSED(max_reads);
318 UNUSED(max_writes);
319#endif
320
321 return ETHOSU_SUCCESS;
322}
323
Bhavik Pateldae5be02020-06-18 15:25:15 +0200324enum ethosu_error_codes ethosu_set_axi_limit1(struct ethosu_device *dev,
325 enum ethosu_axi_limit_beats max_beats,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200326 enum ethosu_axi_limit_mem_type memtype,
327 uint8_t max_reads,
328 uint8_t max_writes)
329{
330#if !defined(ARM_NPU_STUB)
331 struct axi_limit1_r axi_limit1;
Per Åstrand9716b5e2020-08-19 13:15:06 +0200332 axi_limit1.word = 0;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200333 axi_limit1.max_beats = max_beats;
334 axi_limit1.memtype = memtype;
335 axi_limit1.max_outstanding_read_m1 = max_reads - 1;
336 axi_limit1.max_outstanding_write_m1 = max_writes - 1;
337
Bhavik Pateldae5be02020-06-18 15:25:15 +0200338 ethosu_write_reg(dev, NPU_REG_AXI_LIMIT1, axi_limit1.word);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200339#else
340 // NPU stubbed
Bhavik Pateldae5be02020-06-18 15:25:15 +0200341 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200342 UNUSED(max_beats);
343 UNUSED(memtype);
344 UNUSED(max_reads);
345 UNUSED(max_writes);
346#endif
347
348 return ETHOSU_SUCCESS;
349}
350
Bhavik Pateldae5be02020-06-18 15:25:15 +0200351enum ethosu_error_codes ethosu_set_axi_limit2(struct ethosu_device *dev,
352 enum ethosu_axi_limit_beats max_beats,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200353 enum ethosu_axi_limit_mem_type memtype,
354 uint8_t max_reads,
355 uint8_t max_writes)
356{
357#if !defined(ARM_NPU_STUB)
358 struct axi_limit2_r axi_limit2;
Per Åstrand9716b5e2020-08-19 13:15:06 +0200359 axi_limit2.word = 0;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200360 axi_limit2.max_beats = max_beats;
361 axi_limit2.memtype = memtype;
362 axi_limit2.max_outstanding_read_m1 = max_reads - 1;
363 axi_limit2.max_outstanding_write_m1 = max_writes - 1;
364
Bhavik Pateldae5be02020-06-18 15:25:15 +0200365 ethosu_write_reg(dev, NPU_REG_AXI_LIMIT2, axi_limit2.word);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200366#else
367 // NPU stubbed
Bhavik Pateldae5be02020-06-18 15:25:15 +0200368 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200369 UNUSED(max_beats);
370 UNUSED(memtype);
371 UNUSED(max_reads);
372 UNUSED(max_writes);
373#endif
374
375 return ETHOSU_SUCCESS;
376}
377
Bhavik Pateldae5be02020-06-18 15:25:15 +0200378enum ethosu_error_codes ethosu_set_axi_limit3(struct ethosu_device *dev,
379 enum ethosu_axi_limit_beats max_beats,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200380 enum ethosu_axi_limit_mem_type memtype,
381 uint8_t max_reads,
382 uint8_t max_writes)
383{
384#if !defined(ARM_NPU_STUB)
385 struct axi_limit3_r axi_limit3;
Per Åstrand9716b5e2020-08-19 13:15:06 +0200386 axi_limit3.word = 0;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200387 axi_limit3.max_beats = max_beats;
388 axi_limit3.memtype = memtype;
389 axi_limit3.max_outstanding_read_m1 = max_reads - 1;
390 axi_limit3.max_outstanding_write_m1 = max_writes - 1;
391
Bhavik Pateldae5be02020-06-18 15:25:15 +0200392 ethosu_write_reg(dev, NPU_REG_AXI_LIMIT3, axi_limit3.word);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200393#else
394 // NPU stubbed
Bhavik Pateldae5be02020-06-18 15:25:15 +0200395 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200396 UNUSED(max_beats);
397 UNUSED(memtype);
398 UNUSED(max_reads);
399 UNUSED(max_writes);
400#endif
401
402 return ETHOSU_SUCCESS;
403}
404
Bhavik Pateldae5be02020-06-18 15:25:15 +0200405enum ethosu_error_codes ethosu_get_revision(struct ethosu_device *dev, uint32_t *revision)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200406{
407#if !defined(ARM_NPU_STUB)
Bhavik Pateldae5be02020-06-18 15:25:15 +0200408 *revision = ethosu_read_reg(dev, NPU_REG_REVISION);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200409#else
Bhavik Pateldae5be02020-06-18 15:25:15 +0200410 UNUSED(dev);
411 *revision = 0xDEADC0DE;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200412#endif
413 return ETHOSU_SUCCESS;
414}
415
Bhavik Pateldae5be02020-06-18 15:25:15 +0200416enum ethosu_error_codes ethosu_get_qread(struct ethosu_device *dev, uint32_t *qread)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200417{
418#if !defined(ARM_NPU_STUB)
Bhavik Pateldae5be02020-06-18 15:25:15 +0200419 *qread = ethosu_read_reg(dev, NPU_REG_QREAD);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200420#else
Bhavik Pateldae5be02020-06-18 15:25:15 +0200421 UNUSED(dev);
422 *qread = stream_length;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200423#endif
424 return ETHOSU_SUCCESS;
425}
426
Bhavik Pateldae5be02020-06-18 15:25:15 +0200427enum ethosu_error_codes ethosu_get_status_mask(struct ethosu_device *dev, uint16_t *status_mask)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200428{
429#if !defined(ARM_NPU_STUB)
430 struct status_r status;
431
Bhavik Pateldae5be02020-06-18 15:25:15 +0200432 status.word = ethosu_read_reg(dev, NPU_REG_STATUS);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200433 *status_mask = status.word & 0xFFFF;
434#else
Bhavik Pateldae5be02020-06-18 15:25:15 +0200435 UNUSED(dev);
436 *status_mask = 0x0000;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200437#endif
438 return ETHOSU_SUCCESS;
439}
440
Bhavik Pateldae5be02020-06-18 15:25:15 +0200441enum ethosu_error_codes ethosu_get_irq_history_mask(struct ethosu_device *dev, uint16_t *irq_history_mask)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200442{
443#if !defined(ARM_NPU_STUB)
444 struct status_r status;
445
Bhavik Pateldae5be02020-06-18 15:25:15 +0200446 status.word = ethosu_read_reg(dev, NPU_REG_STATUS);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200447 *irq_history_mask = status.irq_history_mask;
448#else
Bhavik Pateldae5be02020-06-18 15:25:15 +0200449 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200450 *irq_history_mask = 0xffff;
451#endif
452 return ETHOSU_SUCCESS;
453}
454
Bhavik Pateldae5be02020-06-18 15:25:15 +0200455enum ethosu_error_codes ethosu_clear_irq_history_mask(struct ethosu_device *dev, uint16_t irq_history_clear_mask)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200456{
457#if !defined(ARM_NPU_STUB)
Bhavik Patele645fed2020-06-12 14:46:47 +0200458 struct cmd_r oldcmd;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200459 oldcmd.word = ethosu_read_reg(dev, NPU_REG_CMD);
Bhavik Patele645fed2020-06-12 14:46:47 +0200460
461 struct cmd_r cmd;
462 cmd.word = 0;
463 cmd.clock_q_enable = oldcmd.clock_q_enable;
464 cmd.power_q_enable = oldcmd.power_q_enable;
465 cmd.clear_irq_history = irq_history_clear_mask;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200466 ethosu_write_reg(dev, NPU_REG_CMD, cmd.word);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200467#else
Bhavik Pateldae5be02020-06-18 15:25:15 +0200468 UNUSED(dev);
Bhavik Patelbcb5aaa2020-05-12 10:09:41 +0200469 UNUSED(irq_history_clear_mask);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200470#endif
471 return ETHOSU_SUCCESS;
472}
473
Bhavik Pateldae5be02020-06-18 15:25:15 +0200474enum ethosu_error_codes ethosu_set_command_run(struct ethosu_device *dev)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200475{
476#if !defined(ARM_NPU_STUB)
Bhavik Patele645fed2020-06-12 14:46:47 +0200477 struct cmd_r oldcmd;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200478 oldcmd.word = ethosu_read_reg(dev, NPU_REG_CMD);
Bhavik Patele645fed2020-06-12 14:46:47 +0200479
480 struct cmd_r cmd;
481 cmd.word = 0;
482 cmd.transition_to_running_state = 1;
483 cmd.clock_q_enable = oldcmd.clock_q_enable;
484 cmd.power_q_enable = oldcmd.power_q_enable;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200485 ethosu_write_reg(dev, NPU_REG_CMD, cmd.word);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200486#else
Bhavik Pateldae5be02020-06-18 15:25:15 +0200487 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200488#endif
489 return ETHOSU_SUCCESS;
490}
491
Bhavik Pateldae5be02020-06-18 15:25:15 +0200492enum ethosu_error_codes ethosu_get_shram_data(struct ethosu_device *dev, int section, uint32_t *shram_p)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200493{
494#if !defined(ARM_NPU_STUB)
495 int i = 0;
496 uint32_t address = NPU_REG_SHARED_BUFFER0;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200497 ethosu_write_reg(dev, NPU_REG_DEBUG_ADDRESS, section * BYTES_1KB);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200498
499 while (address <= NPU_REG_SHARED_BUFFER255)
500 {
Bhavik Pateldae5be02020-06-18 15:25:15 +0200501 shram_p[i] = ethosu_read_reg(dev, address);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200502 address += REG_OFFSET;
503 i++;
504 }
505#else
506 // NPU stubbed
Bhavik Pateldae5be02020-06-18 15:25:15 +0200507 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200508 UNUSED(section);
509 UNUSED(shram_p);
510#endif
511
512 return ETHOSU_SUCCESS;
513}
514
Bhavik Pateldae5be02020-06-18 15:25:15 +0200515enum ethosu_error_codes ethosu_set_clock_and_power(struct ethosu_device *dev,
516 enum ethosu_clock_q_request clock_q,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200517 enum ethosu_power_q_request power_q)
518{
519#if !defined(ARM_NPU_STUB)
520 struct cmd_r cmd;
521 cmd.word = 0;
522 cmd.clock_q_enable = clock_q;
523 cmd.power_q_enable = power_q;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200524 ethosu_write_reg(dev, NPU_REG_CMD, cmd.word);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200525#else
Bhavik Pateldae5be02020-06-18 15:25:15 +0200526 UNUSED(dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200527 UNUSED(clock_q);
528 UNUSED(power_q);
529#endif
530 return ETHOSU_SUCCESS;
531}
Bhavik Pateldae5be02020-06-18 15:25:15 +0200532
533uint32_t ethosu_read_reg(struct ethosu_device *dev, uint32_t address)
534{
535#if !defined(ARM_NPU_STUB)
Per Åstrandc8019012020-09-28 08:44:42 +0200536 ASSERT(dev->base_address != 0);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200537
538 volatile uint32_t *reg = (uint32_t *)(uintptr_t)(dev->base_address + address);
539 return *reg;
540#else
541 UNUSED(dev);
542 UNUSED(address);
543
544 return 0;
545#endif
546}
547
548void ethosu_write_reg(struct ethosu_device *dev, uint32_t address, uint32_t value)
549{
550#if !defined(ARM_NPU_STUB)
Per Åstrandc8019012020-09-28 08:44:42 +0200551 ASSERT(dev->base_address != 0);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200552
553 volatile uint32_t *reg = (uint32_t *)(uintptr_t)(dev->base_address + address);
554 *reg = value;
555#else
556 UNUSED(dev);
557 UNUSED(address);
558 UNUSED(value);
559#endif
560}
Bhavik Patel5da40922020-07-15 10:06:43 +0200561
562enum ethosu_error_codes ethosu_save_pmu_config(struct ethosu_device *dev)
563{
564#if !defined(ARM_NPU_STUB)
Kristofer Jonssonef387ea2020-08-25 16:32:21 +0200565 // Save the PMU control register
566 dev->pmcr = ethosu_read_reg(dev, NPU_REG_PMCR);
567
568 // Save IRQ control
569 dev->pmint = ethosu_read_reg(dev, NPU_REG_PMINTSET);
570
571 // Save the enabled events mask
572 dev->pmcnten = ethosu_read_reg(dev, NPU_REG_PMCNTENSET);
573
574 // Save start and stop event
575 dev->pmccntr_cfg = ethosu_read_reg(dev, NPU_REG_PMCCNTR_CFG);
576
577 // Save the cycle counter
Bhavik Patel5da40922020-07-15 10:06:43 +0200578 dev->pmccntr = ETHOSU_PMU_Get_CCNTR();
Kristofer Jonssonef387ea2020-08-25 16:32:21 +0200579
580 // Save the event settings and counters
Bhavik Patel5da40922020-07-15 10:06:43 +0200581 for (uint32_t i = 0; i < ETHOSU_PMU_NCOUNTERS; i++)
582 {
Kristofer Jonssonef387ea2020-08-25 16:32:21 +0200583 dev->pmu_evcntr[i] = ethosu_read_reg(dev, NPU_REG_PMEVCNTR0 + i * sizeof(uint32_t));
584 dev->pmu_evtypr[i] = ethosu_read_reg(dev, NPU_REG_PMEVTYPER0 + i * sizeof(uint32_t));
Bhavik Patel5da40922020-07-15 10:06:43 +0200585 }
586#else
587 UNUSED(dev);
588#endif
589
590 return ETHOSU_SUCCESS;
591}
592
593enum ethosu_error_codes ethosu_restore_pmu_config(struct ethosu_device *dev)
594{
595#if !defined(ARM_NPU_STUB)
Kristofer Jonssonef387ea2020-08-25 16:32:21 +0200596 // Restore PMU control register
597 ethosu_write_reg(dev, NPU_REG_PMCR, dev->pmcr);
598
599 // Restore IRQ control
600 ethosu_write_reg(dev, NPU_REG_PMINTSET, dev->pmint);
601
602 // Restore enabled event mask
603 ethosu_write_reg(dev, NPU_REG_PMCNTENSET, dev->pmcnten);
604
605 // Restore start and stop event
606 ethosu_write_reg(dev, NPU_REG_PMCCNTR_CFG, dev->pmccntr_cfg);
607
608 // Restore the cycle counter
609 ETHOSU_PMU_Set_CCNTR(dev->pmccntr);
610
611 // Restore event settings and counters
612 for (uint32_t i = 0; i < ETHOSU_PMU_NCOUNTERS; i++)
Bhavik Patel5da40922020-07-15 10:06:43 +0200613 {
Kristofer Jonssonef387ea2020-08-25 16:32:21 +0200614 ethosu_write_reg(dev, NPU_REG_PMEVCNTR0 + i * sizeof(uint32_t), dev->pmu_evcntr[i]);
615 ethosu_write_reg(dev, NPU_REG_PMEVTYPER0 + i * sizeof(uint32_t), dev->pmu_evtypr[i]);
Bhavik Patel5da40922020-07-15 10:06:43 +0200616 }
617#else
618 UNUSED(dev);
619#endif
620
621 return ETHOSU_SUCCESS;
622}
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200623
624bool ethosu_status_has_error(struct ethosu_device *dev)
625{
626 bool status_error = false;
627#if !defined(ARM_NPU_STUB)
628 struct status_r status;
629 status.word = ethosu_read_reg(dev, NPU_REG_STATUS);
630 status_error = ((1 == status.bus_status) || (1 == status.cmd_parse_error) || (1 == status.wd_fault) ||
631 (1 == status.ecc_fault));
632#else
633 UNUSED(dev);
634#endif
635 return status_error;
636}