blob: fcb3fbbca0b51f579edbc4c1e38b9fe64a686801 [file] [log] [blame]
Kristofer Jonsson49bdee82020-04-06 13:21:21 +02001/*
2 * Copyright (c) 2019-2020 Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: Apache-2.0
5 *
6 * Licensed under the Apache License, Version 2.0 (the License); you may
7 * not use this file except in compliance with the License.
8 * You may obtain a copy of the License at
9 *
10 * www.apache.org/licenses/LICENSE-2.0
11 *
12 * Unless required by applicable law or agreed to in writing, software
13 * distributed under the License is distributed on an AS IS BASIS, WITHOUT
14 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
15 * See the License for the specific language governing permissions and
16 * limitations under the License.
17 */
18
Kristofer Jonsson2b201c32020-09-02 16:42:43 +020019/******************************************************************************
20 * Includes
21 ******************************************************************************/
22
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020023#include "ethosu_driver.h"
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020024#include "ethosu_common.h"
Bhavik Pateldae5be02020-06-18 15:25:15 +020025#include "ethosu_config.h"
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020026#include "ethosu_device.h"
Per Åstrand25d78c02020-04-21 14:19:44 +020027
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020028#include <assert.h>
Per Åstrand25d78c02020-04-21 14:19:44 +020029#include <cmsis_compiler.h>
Per Åstrand14ccfee2020-09-25 10:40:20 +020030#include <inttypes.h>
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020031#include <stdbool.h>
Bhavik Patelbf7ae632020-06-11 21:00:16 +020032#include <stddef.h>
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020033#include <stdio.h>
34#include <stdlib.h>
35
Kristofer Jonsson2b201c32020-09-02 16:42:43 +020036/******************************************************************************
37 * Defines
38 ******************************************************************************/
39
40#define MACS_PER_CYCLE_LOG2_MASK 0x000F
41#define SHRAM_SIZE_MASK 0xFF00
42#define SHRAM_SIZE_RIGHT_SHIFT 8
43#define BYTES_IN_32_BITS 4
44#define CUSTOM_OPTION_LENGTH_32_BIT_WORD 1
45#define DRIVER_ACTION_LENGTH_32_BIT_WORD 1
46#define OPTIMIZER_CONFIG_LENGTH_32_BIT_WORD 2
47#define ETHOSU_FOURCC ('1' << 24 | 'P' << 16 | 'O' << 8 | 'C') // "Custom Operator Payload 1"
48#define APB_START_ADDR_MASK 0x0FFF
49#define APB_NUM_REG_BIT_SHIFT 12
50#define BYTES_1KB 1024
51#define PRODUCT_MAJOR_ETHOSU55 (4)
52#define MASK_16_BYTE_ALIGN (0xF)
53#define FAST_MEMORY_BASE_ADDR_INDEX 2
54
55/******************************************************************************
56 * Types
57 ******************************************************************************/
58
59// Driver actions
60enum DRIVER_ACTION_e
61{
62 RESERVED = 0,
63 OPTIMIZER_CONFIG = 1,
64 COMMAND_STREAM = 2,
65 READ_APB_REG = 3,
66 DUMP_SHRAM = 4,
67 NOP = 5,
68};
69
70// Custom data struct
71struct custom_data_s
72{
73 union
74 {
75 // Driver action data
76 struct
77 {
78 // Driver action command (valid values in DRIVER_ACTION_e)
79 uint8_t driver_action_command;
80
81 // reserved
82 uint8_t reserved;
83
84 // Driver action data
85 union
86 {
87 // DA_CMD_OPT_CFG
88 struct
89 {
90 uint16_t rel_nbr : 4;
91 uint16_t patch_nbr : 4;
92 uint16_t opt_cfg_reserved : 8;
93 };
94
95 // DA_CMD_CMSTRM
96 struct
97 {
98 uint16_t length;
99 };
100
101 // DA_CMD_READAPB
102 struct
103 {
104 uint16_t start_address : 12;
105 uint16_t nbr_reg_minus1 : 4;
106 };
107
108 uint16_t driver_action_data;
109 };
110 };
111
112 uint32_t word;
113 };
114};
115
116// optimizer config struct
117struct opt_cfg_s
118{
119 struct custom_data_s da_data;
120 union
121 {
122 struct
123 {
124 uint32_t macs_per_cc : 4;
125 uint32_t cmd_stream_version : 4;
126 uint32_t shram_size : 8;
127 uint32_t reserved1 : 16;
128 };
129 uint32_t npu_cfg;
130 };
131 union
132 {
133 struct
134 {
135 uint32_t version_status : 4;
136 uint32_t version_minor : 4;
137 uint32_t version_major : 4;
138 uint32_t product_major : 4;
139 uint32_t arch_patch_rev : 4;
140 uint32_t arch_minor_rev : 8;
141 uint32_t arch_major_rev : 4;
142 };
143 uint32_t ethosu_id;
144 };
145};
146
147/******************************************************************************
148 * Functions
149 ******************************************************************************/
150
Kristofer Jonssonef387ea2020-08-25 16:32:21 +0200151struct ethosu_driver ethosu_drv = {
Kristofer Jonsson4dc73dc2020-10-16 12:33:47 +0200152 .dev = {.base_address = NULL, .reset = 0, .pmccntr = {0}, .pmu_evcntr = {0, 0, 0, 0}, .pmu_evtypr = {0, 0, 0, 0}},
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200153 .abort_inference = false,
154 .status_error = false};
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200155
156// IRQ
157static volatile bool irq_triggered = false;
158#if defined(CPU_CORTEX_M3) || defined(CPU_CORTEX_M4) || defined(CPU_CORTEX_M7) || defined(CPU_CORTEX_M33) || \
159 defined(CPU_CORTEX_M55)
Per Åstrand25d78c02020-04-21 14:19:44 +0200160void ethosu_irq_handler(void)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200161{
162 uint8_t irq_raised = 0;
Kristofer Jonsson125429a2020-08-20 16:52:23 +0200163
164 LOG_DEBUG("Interrupt. status=0x%08x, qread=%d\n",
165 ethosu_read_reg(&ethosu_drv.dev, NPU_REG_STATUS),
166 ethosu_read_reg(&ethosu_drv.dev, NPU_REG_QREAD));
167
168 // Verify that interrupt has been raised
Bhavik Pateldae5be02020-06-18 15:25:15 +0200169 (void)ethosu_is_irq_raised(&ethosu_drv.dev, &irq_raised);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200170 ASSERT(irq_raised == 1);
171 irq_triggered = true;
Kristofer Jonsson125429a2020-08-20 16:52:23 +0200172
173 // Clear interrupt
Bhavik Pateldae5be02020-06-18 15:25:15 +0200174 (void)ethosu_clear_irq_status(&ethosu_drv.dev);
Kristofer Jonsson125429a2020-08-20 16:52:23 +0200175
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200176 // Verify that interrupt has been successfully cleared
Bhavik Pateldae5be02020-06-18 15:25:15 +0200177 (void)ethosu_is_irq_raised(&ethosu_drv.dev, &irq_raised);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200178 ASSERT(irq_raised == 0);
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200179
180 if (ethosu_status_has_error(&ethosu_drv.dev))
181 {
182 ethosu_soft_reset(&ethosu_drv.dev);
183 ethosu_drv.status_error = true;
184 }
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200185}
186
Bhavik Pateldae5be02020-06-18 15:25:15 +0200187static inline void wait_for_irq(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200188{
189 while (1)
190 {
191 __disable_irq();
Bhavik Pateldae5be02020-06-18 15:25:15 +0200192 if (irq_triggered || drv->abort_inference)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200193 {
194 __enable_irq();
195 break;
196 }
197
Per Åstrand25d78c02020-04-21 14:19:44 +0200198 __WFI();
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200199
200 __enable_irq();
201 }
202}
203#else
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200204// Just polling the status register
Bhavik Pateldae5be02020-06-18 15:25:15 +0200205static inline void wait_for_irq(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200206{
207 uint8_t irq_raised = 0;
208
209 for (int i = 0; i < 5000; ++i)
210 {
Bhavik Pateldae5be02020-06-18 15:25:15 +0200211 (void)ethosu_is_irq_raised(&drv->dev, &irq_raised);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200212 if (1 == irq_raised)
213 {
214 break;
215 }
216 }
217 ASSERT(1 == irq_raised);
218
219 irq_triggered = true;
220}
221#endif
222
Bhavik Pateldae5be02020-06-18 15:25:15 +0200223static int handle_optimizer_config(struct ethosu_driver *drv, struct opt_cfg_s *opt_cfg_p);
224static int handle_command_stream(struct ethosu_driver *drv,
225 const uint8_t *cmd_stream,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200226 const int cms_length,
227 const uint64_t *base_addr,
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200228 const size_t *base_addr_size,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200229 const int num_base_addr);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200230static int read_apb_reg(struct ethosu_driver *drv, uint16_t);
231static int dump_shram(struct ethosu_driver *drv);
232static void dump_npu_register(struct ethosu_driver *drv, int npu_reg, int npu_reg_end);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200233static void dump_command_stream(const uint32_t *cmd_stream, const int cms_length, int qread);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200234static void npu_axi_init(struct ethosu_driver *drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200235
Per Åstrande6498f02020-11-09 15:33:12 +0100236int ethosu_init_v3(const void *base_address,
237 const void *fast_memory,
238 const size_t fast_memory_size,
239 uint32_t secure_enable,
240 uint32_t privilege_enable)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200241{
242 int return_code = 0;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200243
Per Åstrande6498f02020-11-09 15:33:12 +0100244 LOG_INFO("%s. base_address=%p, fast_memory=%p, fast_memory_size=%zu, secure=%u, privileged=%u\n",
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200245 __FUNCTION__,
246 base_address,
247 fast_memory,
Per Åstrande6498f02020-11-09 15:33:12 +0100248 fast_memory_size,
249 secure_enable,
250 privilege_enable);
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200251
Per Åstrandc6c1db12020-09-28 08:41:45 +0200252 ethosu_drv.fast_memory = (uint32_t)fast_memory;
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200253 ethosu_drv.fast_memory_size = fast_memory_size;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200254
Per Åstrande6498f02020-11-09 15:33:12 +0100255 if (ETHOSU_SUCCESS != ethosu_dev_init(&ethosu_drv.dev, base_address, secure_enable, privilege_enable))
Bhavik Pateldae5be02020-06-18 15:25:15 +0200256 {
257 LOG_ERR("Failed in ethosu_dev_init");
258 return -1;
259 }
260
261 if (ETHOSU_SUCCESS != ethosu_set_clock_and_power(&ethosu_drv.dev, ETHOSU_CLOCK_Q_DISABLE, ETHOSU_POWER_Q_DISABLE))
Bhavik Patele645fed2020-06-12 14:46:47 +0200262 {
263 LOG_ERR("Failed to disable clock-q & power-q for Ethos-U\n");
264 return -1;
265 }
266
Bhavik Pateldae5be02020-06-18 15:25:15 +0200267 ethosu_soft_reset(&ethosu_drv.dev);
Kristofer Jonssondaa0d202020-05-12 12:23:16 +0200268
Bhavik Pateldae5be02020-06-18 15:25:15 +0200269 if (ETHOSU_SUCCESS != ethosu_wait_for_reset(&ethosu_drv.dev))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200270 {
271 LOG_ERR("Failed reset of Ethos-U\n");
272 return -1;
273 }
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200274 ethosu_drv.status_error = false;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200275
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200276 return return_code;
277}
278
279int ethosu_get_version(struct ethosu_version *version)
280{
281 int return_code = 0;
282
283 if (NULL != version)
284 {
285 struct ethosu_id id;
286 struct ethosu_config cfg;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200287 (void)ethosu_get_id(&ethosu_drv.dev, &id);
288 (void)ethosu_get_config(&ethosu_drv.dev, &cfg);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200289
290 version->id.version_status = id.version_status;
291 version->id.version_minor = id.version_minor;
292 version->id.version_major = id.version_major;
293 version->id.product_major = id.product_major;
294 version->id.arch_patch_rev = id.arch_patch_rev;
295 version->id.arch_minor_rev = id.arch_minor_rev;
296 version->id.arch_major_rev = id.arch_major_rev;
297 version->id.driver_patch_rev = ETHOSU_DRIVER_VERSION_PATCH;
298 version->id.driver_minor_rev = ETHOSU_DRIVER_VERSION_MINOR;
299 version->id.driver_major_rev = ETHOSU_DRIVER_VERSION_MAJOR;
300 version->cfg.macs_per_cc = cfg.macs_per_cc;
301 version->cfg.cmd_stream_version = cfg.cmd_stream_version;
302 version->cfg.shram_size = cfg.shram_size;
303 }
304 else
305 {
306 return_code = -1;
307 }
308
309 return return_code;
310}
311
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200312int ethosu_invoke_v2(const void *custom_data_ptr,
313 const int custom_data_size,
314 const uint64_t *base_addr,
315 const size_t *base_addr_size,
316 const int num_base_addr)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200317{
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200318 const struct custom_data_s *data_ptr = custom_data_ptr;
319 const struct custom_data_s *data_end = custom_data_ptr + custom_data_size;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200320 int return_code = 0;
321
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200322 LOG_INFO("%s\n", __FUNCTION__);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200323
324 // First word in custom_data_ptr should contain "Custom Operator Payload 1"
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200325 if (data_ptr->word != ETHOSU_FOURCC)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200326 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200327 LOG_ERR("Custom Operator Payload: %" PRIu32 " is not correct, expected %x\n", data_ptr->word, ETHOSU_FOURCC);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200328 return -1;
329 }
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200330
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200331 // Custom data length must be a multiple of 32 bits
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200332 if ((custom_data_size % BYTES_IN_32_BITS) != 0)
333 {
334 LOG_ERR("ethosu_invoke ERROR custom_data_size=0x%x not a multiple of 4\n", custom_data_size);
335 return -1;
336 }
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200337
338 ++data_ptr;
339
340 // Adjust base address to fast memory area
Per Åstrandc8019012020-09-28 08:44:42 +0200341 if (ethosu_drv.fast_memory != 0 && num_base_addr >= FAST_MEMORY_BASE_ADDR_INDEX)
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200342 {
343 uint64_t *fast_memory = (uint64_t *)&base_addr[FAST_MEMORY_BASE_ADDR_INDEX];
344
345 if (base_addr_size != NULL && base_addr_size[FAST_MEMORY_BASE_ADDR_INDEX] > ethosu_drv.fast_memory_size)
346 {
Kristofer Jonsson4c94b302020-11-06 10:33:21 +0100347 LOG_ERR("Fast memory area too small. fast_memory_size=%u, base_addr_size=%u\n",
348 ethosu_drv.fast_memory_size,
349 base_addr_size[FAST_MEMORY_BASE_ADDR_INDEX]);
350 return -1;
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200351 }
Kristofer Jonsson4c94b302020-11-06 10:33:21 +0100352
353 *fast_memory = ethosu_drv.fast_memory;
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200354 }
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200355
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200356 if (ethosu_drv.dev.reset != ethosu_read_reg(&ethosu_drv.dev, NPU_REG_PROT))
357 {
358 ethosu_soft_reset(&ethosu_drv.dev);
359 }
360 ethosu_drv.status_error = false;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200361 ethosu_set_clock_and_power(&ethosu_drv.dev, ETHOSU_CLOCK_Q_ENABLE, ETHOSU_POWER_Q_DISABLE);
Bhavik Patel5da40922020-07-15 10:06:43 +0200362 ethosu_restore_pmu_config(&ethosu_drv.dev);
Kristofer Jonsson125429a2020-08-20 16:52:23 +0200363
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200364 while (data_ptr < data_end)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200365 {
Bhavik Patele645fed2020-06-12 14:46:47 +0200366 int ret = 0;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200367 switch (data_ptr->driver_action_command)
368 {
369 case OPTIMIZER_CONFIG:
370 LOG_INFO("ethosu_invoke OPTIMIZER_CONFIG\n");
371 struct opt_cfg_s *opt_cfg_p = (struct opt_cfg_s *)data_ptr;
372
Bhavik Pateldae5be02020-06-18 15:25:15 +0200373 ret = handle_optimizer_config(&ethosu_drv, opt_cfg_p);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200374 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD + OPTIMIZER_CONFIG_LENGTH_32_BIT_WORD;
375 break;
376 case COMMAND_STREAM:
377 LOG_INFO("ethosu_invoke COMMAND_STREAM\n");
378 void *command_stream = (uint8_t *)(data_ptr) + sizeof(struct custom_data_s);
379 int cms_length = (data_ptr->reserved << 16) | data_ptr->length;
380
Bhavik Pateldae5be02020-06-18 15:25:15 +0200381 ethosu_drv.abort_inference = false;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200382 // It is safe to clear this flag without atomic, because npu is not running.
383 irq_triggered = false;
384
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200385 ret = handle_command_stream(
386 &ethosu_drv, command_stream, cms_length, base_addr, base_addr_size, num_base_addr);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200387
Bhavik Pateldae5be02020-06-18 15:25:15 +0200388 if (return_code == -1 && ethosu_drv.abort_inference)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200389 {
390 uint32_t qread = 0;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200391 ethosu_get_qread(&ethosu_drv.dev, &qread);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200392 LOG_ERR("NPU timeout\n");
393 dump_command_stream(command_stream, cms_length, qread);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200394 dump_npu_register(&ethosu_drv, 0x200, 0x2BF);
395 dump_npu_register(&ethosu_drv, 0x800, 0xB3F);
396 dump_shram(&ethosu_drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200397 }
398
399 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD + cms_length;
400 break;
401 case READ_APB_REG:
402 LOG_INFO("ethosu_invoke READ_APB_REG\n");
Bhavik Pateldae5be02020-06-18 15:25:15 +0200403 ret = read_apb_reg(&ethosu_drv, data_ptr->driver_action_data);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200404 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD;
405 break;
406 case DUMP_SHRAM:
407 LOG_INFO("ethosu_invoke DUMP_SHRAM\n");
Bhavik Pateldae5be02020-06-18 15:25:15 +0200408 ret = dump_shram(&ethosu_drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200409 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD;
410 break;
411 case NOP:
412 LOG_INFO("ethosu_invoke NOP\n");
413 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD;
414 break;
415 default:
416 LOG_ERR("ethosu_invoke UNSUPPORTED driver_action_command %d \n", data_ptr->driver_action_command);
Bhavik Patele645fed2020-06-12 14:46:47 +0200417 ret = -1;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200418 break;
419 }
Bhavik Patele645fed2020-06-12 14:46:47 +0200420 if (ret != 0)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200421 {
Bhavik Patele645fed2020-06-12 14:46:47 +0200422 return_code = -1;
423 break;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200424 }
425 }
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200426
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200427 if (!ethosu_drv.status_error)
428 {
Kristofer Jonsson4dc73dc2020-10-16 12:33:47 +0200429 ethosu_save_pmu_counters(&ethosu_drv.dev);
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200430 ethosu_set_clock_and_power(&ethosu_drv.dev, ETHOSU_CLOCK_Q_ENABLE, ETHOSU_POWER_Q_ENABLE);
431 }
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200432
Bhavik Patele645fed2020-06-12 14:46:47 +0200433 return return_code;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200434}
435
436void ethosu_abort(void)
437{
Bhavik Pateldae5be02020-06-18 15:25:15 +0200438 ethosu_drv.abort_inference = true;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200439}
440
Bhavik Pateldae5be02020-06-18 15:25:15 +0200441static int handle_optimizer_config(struct ethosu_driver *drv, struct opt_cfg_s *opt_cfg_p)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200442{
443 struct ethosu_config cfg;
444 struct ethosu_id id;
445 int return_code = 0;
446
447 LOG_INFO("handle_optimizer_config:\n");
448 LOG_INFO("Optimizer release nbr: %d patch: %d\n", opt_cfg_p->da_data.rel_nbr, opt_cfg_p->da_data.patch_nbr);
449 LOG_INFO("Optimizer config cmd_stream_version: %d macs_per_cc: %d shram_size: %d\n",
450 opt_cfg_p->cmd_stream_version,
451 opt_cfg_p->macs_per_cc,
452 opt_cfg_p->shram_size);
453 LOG_INFO("Optimizer config Ethos-U version: %d.%d.%d\n",
454 opt_cfg_p->arch_major_rev,
455 opt_cfg_p->arch_minor_rev,
456 opt_cfg_p->arch_patch_rev);
457
Bhavik Pateldae5be02020-06-18 15:25:15 +0200458 (void)ethosu_get_config(&drv->dev, &cfg);
459 (void)ethosu_get_id(&drv->dev, &id);
Per Åstrand14ccfee2020-09-25 10:40:20 +0200460 LOG_INFO("Ethos-U config cmd_stream_version: %" PRIu32 " macs_per_cc: %" PRIu32 " shram_size: %" PRIu32 "\n",
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200461 cfg.cmd_stream_version,
462 cfg.macs_per_cc,
463 cfg.shram_size);
Per Åstrand14ccfee2020-09-25 10:40:20 +0200464 LOG_INFO("Ethos-U version: %" PRIu32 ".%" PRIu32 ".%" PRIu32 "\n",
465 id.arch_major_rev,
466 id.arch_minor_rev,
467 id.arch_patch_rev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200468
469 if ((cfg.macs_per_cc != opt_cfg_p->macs_per_cc) || (cfg.shram_size != opt_cfg_p->shram_size) ||
470 (cfg.cmd_stream_version != opt_cfg_p->cmd_stream_version))
471 {
472 if (cfg.macs_per_cc != opt_cfg_p->macs_per_cc)
473 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200474 LOG_ERR("NPU config mismatch: npu.macs_per_cc=%" PRIu32 " optimizer.macs_per_cc=%d\n",
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200475 cfg.macs_per_cc,
476 opt_cfg_p->macs_per_cc);
477 }
478 if (cfg.shram_size != opt_cfg_p->shram_size)
479 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200480 LOG_ERR("NPU config mismatch: npu.shram_size=%" PRIu32 " optimizer.shram_size=%d\n",
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200481 cfg.shram_size,
482 opt_cfg_p->shram_size);
483 }
484 if (cfg.cmd_stream_version != opt_cfg_p->cmd_stream_version)
485 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200486 LOG_ERR("NPU config mismatch: npu.cmd_stream_version=%" PRIu32 " optimizer.cmd_stream_version=%d\n",
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200487 cfg.cmd_stream_version,
488 opt_cfg_p->cmd_stream_version);
489 }
490 return_code = -1;
491 }
492
Bhavik Patel790ef362020-06-03 10:05:28 +0200493 if ((id.product_major == PRODUCT_MAJOR_ETHOSU55) &&
Douglas Troha60d50ae2020-06-15 12:48:10 +0200494 ((id.arch_major_rev != opt_cfg_p->arch_major_rev) || (id.arch_minor_rev != opt_cfg_p->arch_minor_rev)))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200495 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200496 LOG_ERR("NPU arch mismatch: npu.arch=%" PRIu32 ".%" PRIu32 ".%" PRIu32 " optimizer.arch=%d.%d.%d\n",
Bhavik Patel790ef362020-06-03 10:05:28 +0200497 id.arch_major_rev,
498 id.arch_minor_rev,
499 id.arch_patch_rev,
500 opt_cfg_p->arch_major_rev,
501 opt_cfg_p->arch_minor_rev,
502 opt_cfg_p->arch_patch_rev);
503 return_code = -1;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200504 }
505
506#if !defined(LOG_ENABLED)
507 UNUSED(opt_cfg_p);
508#endif
509 return return_code;
510}
511
Bhavik Pateldae5be02020-06-18 15:25:15 +0200512static void npu_axi_init(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200513{
Bhavik Pateldae5be02020-06-18 15:25:15 +0200514 ethosu_set_qconfig(&drv->dev, NPU_QCONFIG);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200515
Bhavik Pateldae5be02020-06-18 15:25:15 +0200516 ethosu_set_regioncfg(&drv->dev, 0, NPU_REGIONCFG_0);
517 ethosu_set_regioncfg(&drv->dev, 1, NPU_REGIONCFG_1);
518 ethosu_set_regioncfg(&drv->dev, 2, NPU_REGIONCFG_2);
519 ethosu_set_regioncfg(&drv->dev, 3, NPU_REGIONCFG_3);
520 ethosu_set_regioncfg(&drv->dev, 4, NPU_REGIONCFG_4);
521 ethosu_set_regioncfg(&drv->dev, 5, NPU_REGIONCFG_5);
522 ethosu_set_regioncfg(&drv->dev, 6, NPU_REGIONCFG_6);
523 ethosu_set_regioncfg(&drv->dev, 7, NPU_REGIONCFG_7);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200524
Bhavik Pateldae5be02020-06-18 15:25:15 +0200525 (void)ethosu_set_axi_limit0(&drv->dev,
526 AXI_LIMIT0_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200527 AXI_LIMIT0_MEM_TYPE,
528 AXI_LIMIT0_MAX_OUTSTANDING_READS,
529 AXI_LIMIT0_MAX_OUTSTANDING_WRITES);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200530 (void)ethosu_set_axi_limit1(&drv->dev,
531 AXI_LIMIT1_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200532 AXI_LIMIT1_MEM_TYPE,
533 AXI_LIMIT1_MAX_OUTSTANDING_READS,
534 AXI_LIMIT1_MAX_OUTSTANDING_WRITES);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200535 (void)ethosu_set_axi_limit2(&drv->dev,
536 AXI_LIMIT2_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200537 AXI_LIMIT2_MEM_TYPE,
538 AXI_LIMIT2_MAX_OUTSTANDING_READS,
539 AXI_LIMIT2_MAX_OUTSTANDING_WRITES);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200540 (void)ethosu_set_axi_limit3(&drv->dev,
541 AXI_LIMIT3_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200542 AXI_LIMIT3_MEM_TYPE,
543 AXI_LIMIT3_MAX_OUTSTANDING_READS,
544 AXI_LIMIT3_MAX_OUTSTANDING_WRITES);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200545}
546
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200547/* Default implementation to flush the data cache. Override if available on the targeted device.
548 * Passing NULL as p argument expects the whole cache to be flushed.
549 */
550void __attribute__((weak)) ethosu_flush_dcache(uint32_t *p, size_t bytes)
551{
552 (void)p;
553 (void)bytes;
554}
555
556/* Default implementation to invalidate the data cache. Override if available on the targeted device.
557 * Passing NULL as p argument expects the whole cache to be flushed.
558 */
559void __attribute__((weak)) ethosu_invalidate_dcache(uint32_t *p, size_t bytes)
560{
561 (void)p;
562 (void)bytes;
563}
564
Bhavik Pateldae5be02020-06-18 15:25:15 +0200565static int handle_command_stream(struct ethosu_driver *drv,
566 const uint8_t *cmd_stream,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200567 const int cms_length,
568 const uint64_t *base_addr,
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200569 const size_t *base_addr_size,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200570 const int num_base_addr)
571{
572 uint32_t qread = 0;
573 uint32_t cms_bytes = cms_length * BYTES_IN_32_BITS;
Kristofer Jonsson125429a2020-08-20 16:52:23 +0200574 LOG_INFO("handle_command_stream: cmd_stream=%p, cms_length %d\n", cmd_stream, cms_length);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200575
Bhavik Patelbf7ae632020-06-11 21:00:16 +0200576 if (0 != ((ptrdiff_t)cmd_stream & MASK_16_BYTE_ALIGN))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200577 {
Bhavik Patelbf7ae632020-06-11 21:00:16 +0200578 LOG_ERR("Error: Command stream addr %p not aligned to 16 bytes\n", cmd_stream);
579 return -1;
580 }
581
582 bool base_addr_invalid = false;
583 for (int i = 0; i < num_base_addr; i++)
584 {
585 if (0 != (base_addr[i] & MASK_16_BYTE_ALIGN))
586 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200587 LOG_ERR("Error: Base addr %d: 0x%llx not aligned to 16 bytes\n", i, base_addr[i]);
Bhavik Patelbf7ae632020-06-11 21:00:16 +0200588 base_addr_invalid = true;
589 }
590 }
591 if (base_addr_invalid)
592 {
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200593 return -1;
594 }
Bhavik Pateldae5be02020-06-18 15:25:15 +0200595 npu_axi_init(drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200596
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200597 /* Flush the cache if available on our CPU.
598 * The upcasting to uin32_t* is ok since the pointer never is dereferenced.
599 * The base_addr_size is null if invoking from prior to invoke_V2, in that case
600 * the whole cache is being flushed.
601 */
602
603 if (base_addr_size != NULL)
604 {
605 ethosu_flush_dcache((uint32_t *)cmd_stream, cms_bytes);
606 for (int i = 0; i < num_base_addr; i++)
607 {
608 ethosu_flush_dcache((uint32_t *)base_addr[i], base_addr_size[i]);
609 }
610 }
611 else
612 {
613 ethosu_flush_dcache(NULL, 0);
614 }
615
Bhavik Pateldae5be02020-06-18 15:25:15 +0200616 if (ETHOSU_SUCCESS != ethosu_run_command_stream(&drv->dev, cmd_stream, cms_bytes, base_addr, num_base_addr))
Bhavik Patel790ef362020-06-03 10:05:28 +0200617 {
618 return -1;
619 }
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200620
Bhavik Pateldae5be02020-06-18 15:25:15 +0200621 wait_for_irq(drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200622
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200623 if (drv->status_error)
624 {
625 return -1;
626 }
627
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200628 if (base_addr_size != NULL)
629 {
630 for (int i = 0; i < num_base_addr; i++)
631 {
632 ethosu_invalidate_dcache((uint32_t *)base_addr[i], base_addr_size[i]);
633 }
634 }
635 else
636 {
637 ethosu_invalidate_dcache(NULL, 0);
638 }
639
Bhavik Pateldae5be02020-06-18 15:25:15 +0200640 (void)ethosu_get_qread(&drv->dev, &qread);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200641 if (qread != cms_bytes)
642 {
Kristofer Jonsson4dc73dc2020-10-16 12:33:47 +0200643 LOG_WARN(
Per Åstrand14ccfee2020-09-25 10:40:20 +0200644 "Failure: IRQ received but qread (%" PRIu32 ") not at end of stream (%" PRIu32 ").\n", qread, cms_bytes);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200645 return -1;
646 }
647
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200648 return 0;
649}
650
Bhavik Pateldae5be02020-06-18 15:25:15 +0200651static int read_apb_reg(struct ethosu_driver *drv, uint16_t da_data)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200652{
653 uint32_t *reg_p;
654 uint32_t start_address = (uint32_t)(da_data & APB_START_ADDR_MASK);
655 uint16_t num_reg = (da_data >> APB_NUM_REG_BIT_SHIFT) + 1;
656
657 reg_p = (uint32_t *)malloc(num_reg * sizeof(uint32_t));
658 if (reg_p == NULL)
659 {
660 LOG_INFO("read_apb_reg, Error! memory not allocated.");
661 return -1;
662 }
663
Bhavik Pateldae5be02020-06-18 15:25:15 +0200664 if (ETHOSU_SUCCESS == ethosu_read_apb_reg(&drv->dev, start_address, num_reg, reg_p))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200665 {
666 for (int i = 0; i < num_reg; i++)
667 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200668 LOG_INFO(
669 "NPU_REG ADDR 0x%04" PRIu32 " = 0x%08" PRIu32 "\n", (start_address + (i * BYTES_IN_32_BITS)), reg_p[i]);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200670 }
671 }
672 else
673 {
674 free(reg_p);
675 return -1;
676 }
677
678 free(reg_p);
679 return 0;
680}
681
Bhavik Pateldae5be02020-06-18 15:25:15 +0200682static int dump_shram(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200683{
684 struct ethosu_config cfg;
685 uint32_t *shram_p;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200686 (void)ethosu_get_config(&drv->dev, &cfg);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200687
Per Åstrand14ccfee2020-09-25 10:40:20 +0200688 LOG_INFO("dump_shram size = %" PRIu32 " KB\n", cfg.shram_size);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200689
690 shram_p = (uint32_t *)malloc(BYTES_1KB);
691 if (shram_p == NULL)
692 {
693 LOG_ERR("read_shram, Error! memory not allocated.");
694 return -1;
695 }
696
697 for (uint32_t i = 0; i < cfg.shram_size; i++)
698 {
Bhavik Pateldae5be02020-06-18 15:25:15 +0200699 ethosu_get_shram_data(&drv->dev, i, (uint32_t *)shram_p);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200700 // Output 1KB of SHRAM
Per Åstrand14ccfee2020-09-25 10:40:20 +0200701 LOG_INFO("***SHRAM SECTION %" PRIu32 "***\n", i);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200702 for (int j = 0; j < (BYTES_1KB / BYTES_IN_32_BITS); j++)
703 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200704 LOG_INFO("[0x%04" PRIx32 "] %" PRIx32 "\n", (i * 1024 + j * 4), shram_p[j]);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200705 }
706 }
707 free(shram_p);
708
709 return 0;
710}
711
712typedef struct
713{
714 int number;
715 const char *name;
716} name_lookup_t;
717
718static const name_lookup_t npu_reg_name_tbl[] = {
719 {0x200, "KERNEL_X"},
720 {0x204, "KERNEL_Y"},
721 {0x208, "KERNEL_W_M1"},
722 {0x20C, "KERNEL_H_M1"},
723 {0x210, "OFM_CBLK_WIDTH_M1"},
724 {0x214, "OFM_CBLK_HEIGHT_M1"},
725 {0x218, "OFM_CBLK_DEPTH_M1"},
726 {0x21c, "IFM_CBLK_DEPTH_M1"},
727 {0x220, "OFM_X"},
728 {0x224, "OFM_Y"},
729 {0x228, "OFM_Z"},
730 {0x22C, "IFM_Z"},
731 {0x230, "PAD_TOP"},
732 {0x234, "PAD_LEFT"},
733 {0x238, "IFM_CBLK_WIDTH"},
734 {0x23C, "IFM_CBLK_HEIGHT"},
735 {0x240, "DMA_IFM_SRC"},
736 {0x244, "DMA_IFM_SRC_HI"},
737 {0x248, "DMA_IFM_DST"},
738 {0x24c, "DMA_OFM_SRC"},
739 {0x250, "DMA_OFM_DST"},
740 {0x254, "DMA_OFM_DST_HI"},
741 {0x258, "DMA_WEIGHT_SRC"},
742 {0x25c, "DMA_WEIGHT_SRC_HI"},
743 {0x260, "DMA_CMD_SRC"},
744 {0x264, "DMA_CMD_SRC_HI"},
745 {0x268, "DMA_CMD_SIZE"},
746 {0x26c, "DMA_M2M_SRC"},
747 {0x270, "DMA_M2M_SRC_HI"},
748 {0x274, "DMA_M2M_DST"},
749 {0x278, "DMA_M2M_DST_HI"},
750 {0x27c, "CURRENT_QREAD"},
751 {0x280, "DMA_SCALE_SRC"},
752 {0x284, "DMA_SCALE_SRC_HI"},
753 {0x2BC, "CURRENT_CMD"},
754 {0x800, "IFM_PAD_TOP"},
755 {0x804, "IFM_PAD_LEFT"},
756 {0x808, "IFM_PAD_RIGHT"},
757 {0x80C, "IFM_PAD_BOTTOM"},
758 {0x810, "IFM_DEPTH_M1"},
759 {0x814, "IFM_PRECISION"},
760 {0x81C, "IFM_UPSCALE"},
761 {0x824, "IFM_ZERO_POINT"},
762 {0x828, "IFM_WIDTH0_M1"},
763 {0x82C, "IFM_HEIGHT0_M1"},
764 {0x830, "IFM_HEIGHT1_M1"},
765 {0x834, "IFM_IB_END"},
766 {0x83C, "IFM_REGION"},
767 {0x844, "OFM_WIDTH_M1"},
768 {0x848, "OFM_HEIGHT_M1"},
769 {0x84C, "OFM_DEPTH_M1"},
770 {0x850, "OFM_PRECISION"},
771 {0x854, "OFM_BLK_WIDTH_M1"},
772 {0x858, "OFM_BLK_HEIGHT_M1"},
773 {0x85C, "OFM_BLK_DEPTH_M1"},
774 {0x860, "OFM_ZERO_POINT"},
775 {0x868, "OFM_WIDTH0_M1"},
776 {0x86C, "OFM_HEIGHT0_M1"},
777 {0x870, "OFM_HEIGHT1_M1"},
778 {0x87C, "OFM_REGION"},
779 {0x880, "KERNEL_WIDTH_M1"},
780 {0x884, "KERNEL_HEIGHT_M1"},
781 {0x888, "KERNEL_STRIDE"},
782 {0x88C, "PARALLEL_MODE"},
783 {0x890, "ACC_FORMAT"},
784 {0x894, "ACTIVATION"},
785 {0x898, "ACTIVATION_MIN"},
786 {0x89C, "ACTIVATION_MAX"},
787 {0x8A0, "WEIGHT_REGION"},
788 {0x8A4, "SCALE_REGION"},
789 {0x8B4, "AB_START"},
790 {0x8BC, "BLOCKDEP"},
791 {0x8C0, "DMA0_SRC_REGION"},
792 {0x8C4, "DMA0_DST_REGION"},
793 {0x8C8, "DMA0_SIZE0"},
794 {0x8CC, "DMA0_SIZE1"},
795 {0x900, "IFM2_BROADCAST"},
796 {0x904, "IFM2_SCALAR"},
797 {0x924, "IFM2_ZERO_POINT"},
798 {0x928, "IFM2_WIDTH0_M1"},
799 {0x92C, "IFM2_HEIGHT0_M1"},
800 {0x930, "IFM2_HEIGHT1_M1"},
801 {0x934, "IFM2_IB_START"},
802 {0x93C, "IFM2_REGION"},
803 {0xA00, "IFM_BASE0"},
804 {0xA04, "IFM_BASE0_HI"},
805 {0xA08, "IFM_BASE1"},
806 {0xA0C, "IFM_BASE1_HI"},
807 {0xA10, "IFM_BASE2"},
808 {0xA14, "IFM_BASE2_HI"},
809 {0xA18, "IFM_BASE3"},
810 {0xA1C, "IFM_BASE3_HI"},
811 {0xA20, "IFM_STRIDE_X"},
812 {0xA24, "IFM_STRIDE_X_HI"},
813 {0xA28, "IFM_STRIDE_Y"},
814 {0xA2C, "IFM_STRIDE_Y_HI"},
815 {0xA30, "IFM_STRIDE_C"},
816 {0xA34, "IFM_STRIDE_C_HI"},
817 {0xA40, "OFM_BASE0"},
818 {0xA44, "OFM_BASE0_HI"},
819 {0xA48, "OFM_BASE1"},
820 {0xA4C, "OFM_BASE1_HI"},
821 {0xA50, "OFM_BASE2"},
822 {0xA54, "OFM_BASE2_HI"},
823 {0xA58, "OFM_BASE3"},
824 {0xA5C, "OFM_BASE3_HI"},
825 {0xA60, "OFM_STRIDE_X"},
826 {0xA64, "OFM_STRIDE_X_HI"},
827 {0xA68, "OFM_STRIDE_Y"},
828 {0xA6C, "OFM_STRIDE_Y_HI"},
829 {0xA70, "OFM_STRIDE_C"},
830 {0xA74, "OFM_STRIDE_C_HI"},
831 {0xA80, "WEIGHT_BASE"},
832 {0xA84, "WEIGHT_BASE_HI"},
833 {0xA88, "WEIGHT_LENGTH"},
834 {0xA8C, "WEIGHT_LENGTH_HI"},
835 {0xA90, "SCALE_BASE"},
836 {0xA94, "SCALE_BASE_HI"},
837 {0xA98, "SCALE_LENGTH"},
838 {0xAA0, "OFM_SCALE"},
839 {0xAA4, "OFM_SCALE_SHIFT"},
840 {0xAA8, "OPA_SCALE "},
841 {0xAB0, "OPB_SCALE"},
842 {0xAC0, "DMA0_SRC"},
843 {0xAC4, "DMA0_SRC_HI"},
844 {0xAC8, "DMA0_DST"},
845 {0xACC, "DMA0_DST_HI"},
846 {0xAD0, "DMA0_LEN"},
847 {0xAD4, "DMA0_LEN_HI"},
848 {0xAD8, "DMA0_SKIP0"},
849 {0xADC, "DMA0_SKIP0_HI"},
850 {0xAE0, "DMA0_SKIP1"},
851 {0xAE4, "DMA0_SKIP1_HI"},
852 {0xB00, "IFM2_BASE0"},
853 {0xB04, "IFM2_BASE0_HI"},
854 {0xB08, "IFM2_BASE1"},
855 {0xB0C, "IFM2_BASE1_HI"},
856 {0xB10, "IFM2_BASE2"},
857 {0xB14, "IFM2_BASE2_HI"},
858 {0xB18, "IFM2_BASE3"},
859 {0xB1C, "IFM2_BASE3_HI"},
860 {0xB20, "IFM2_STRIDE_X"},
861 {0xB24, "IFM2_STRIDE_X_HI"},
862 {0xB28, "IFM2_STRIDE_Y"},
863 {0xB2C, "IFM2_STRIDE_Y_HI"},
864 {0xB30, "IFM2_STRIDE_C"},
865 {0xB34, "IFM2_STRIDE_C_HI"},
866 {0xB40, "WEIGHT1_BASE"},
867 {0xB44, "WEIGHT1_BASE_HI"},
868 {0xB48, "WEIGHT1_LENGTH"},
869 {0xB4C, "WEIGHT1_LENGTH_HI"},
870 {0xB50, "SCALE1_BASE"},
871 {0xB54, "SCALE1_BASE_HI"},
872 {0xB58, "SCALE1_LENGTH"},
873};
874
875static const char *lookup_name(const name_lookup_t *lookup_table, int lookup_table_count, int find)
876{
877 int n;
878 for (n = 0; n < lookup_table_count; n++)
879 {
880 if (lookup_table[n].number == find)
881 {
882 return lookup_table[n].name;
883 }
884 }
885 // Not found
886 return 0;
887}
888
Bhavik Pateldae5be02020-06-18 15:25:15 +0200889static void dump_npu_register(struct ethosu_driver *drv, int npu_reg, int npu_reg_end)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200890{
891 unsigned int reg_val;
892 const char *reg_name;
893 int npu_reg_name_tbl_count = sizeof(npu_reg_name_tbl) / sizeof(npu_reg_name_tbl[0]);
894
895 LOG_INFO("dump_register %X - %X\n", npu_reg, npu_reg_end);
896 for (; npu_reg <= npu_reg_end; npu_reg += sizeof(int))
897 {
Bhavik Pateldae5be02020-06-18 15:25:15 +0200898 reg_val = ethosu_read_reg(&drv->dev, npu_reg);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200899 reg_name = lookup_name(npu_reg_name_tbl, npu_reg_name_tbl_count, npu_reg);
900 LOG_INFO("[0x%.4X] 0x%.8X\t%s\n", npu_reg, reg_val, (reg_name) ? reg_name : "");
901 }
902}
903
904static const name_lookup_t cmd0_name_tbl[] = {
905 {0x000, "NPU_OP_STOP"},
906 {0x001, "NPU_OP_IRQ"},
907 {0x002, "NPU_OP_CONV"},
908 {0x003, "NPU_OP_DEPTHWISE"},
909 {0x004, "NPU_OP_VECTOR_PROD"},
910 {0x005, "NPU_OP_POOL"},
911 {0x006, "NPU_OP_ELEMENTWISE"},
912 {0x010, "NPU_OP_DMA_START"},
913 {0x011, "NPU_OP_DMA_WAIT"},
914 {0x012, "NPU_OP_KERNEL_WAIT"},
915 {0x100, "NPU_SET_IFM_PAD_TOP"},
916 {0x101, "NPU_SET_IFM_PAD_LEFT"},
917 {0x102, "NPU_SET_IFM_PAD_RIGHT"},
918 {0x103, "NPU_SET_IFM_PAD_BOTTOM"},
919 {0x104, "NPU_SET_IFM_DEPTH_M1"},
920 {0x105, "NPU_SET_IFM_PRECISION"},
921 {0x107, "NPU_SET_IFM_UPSCALE"},
922 {0x109, "NPU_SET_IFM_ZERO_POINT"},
923 {0x10A, "NPU_SET_IFM_WIDTH0_M1"},
924 {0x10B, "NPU_SET_IFM_HEIGHT0_M1"},
925 {0x10C, "NPU_SET_IFM_HEIGHT1_M1"},
926 {0x10D, "NPU_SET_IFM_IB_END"},
927 {0x10F, "NPU_SET_IFM_REGION"},
928 {0x110, "NPU_SET_OFM_BATCH_SIZE_M1"},
929 {0x111, "NPU_SET_OFM_WIDTH_M1"},
930 {0x112, "NPU_SET_OFM_HEIGHT_M1"},
931 {0x113, "NPU_SET_OFM_DEPTH_M1"},
932 {0x114, "NPU_SET_OFM_PRECISION"},
933 {0x115, "NPU_SET_OFM_BLK_WIDTH_M1"},
934 {0x116, "NPU_SET_OFM_BLK_HEIGHT_M1"},
935 {0x117, "NPU_SET_OFM_BLK_DEPTH_M1"},
936 {0x118, "NPU_SET_OFM_ZERO_POINT"},
937 {0x11A, "NPU_SET_OFM_WIDTH0_M1"},
938 {0x11B, "NPU_SET_OFM_HEIGHT0_M1"},
939 {0x11C, "NPU_SET_OFM_HEIGHT1_M1"},
940 {0x11F, "NPU_SET_OFM_REGION"},
941 {0x120, "NPU_SET_KERNEL_WIDTH_M1"},
942 {0x121, "NPU_SET_KERNEL_HEIGHT_M1"},
943 {0x122, "NPU_SET_KERNEL_STRIDE"},
944 {0x124, "NPU_SET_ACC_FORMAT"},
945 {0x125, "NPU_SET_ACTIVATION"},
946 {0x126, "NPU_SET_ACTIVATION_MIN"},
947 {0x127, "NPU_SET_ACTIVATION_MAX"},
948 {0x128, "NPU_SET_WEIGHT_REGION"},
949 {0x129, "NPU_SET_SCALE_REGION"},
950 {0x12D, "NPU_SET_AB_START"},
951 {0x12F, "NPU_SET_BLOCKDEP"},
952 {0x130, "NPU_SET_DMA0_SRC_REGION"},
953 {0x131, "NPU_SET_DMA0_DST_REGION"},
954 {0x180, "NPU_SET_IFM2_BROADCAST"},
955 {0x181, "NPU_SET_IFM2_SCALAR"},
956 {0x185, "NPU_SET_IFM2_PRECISION"},
957 {0x189, "NPU_SET_IFM2_ZERO_POINT"},
958 {0x18A, "NPU_SET_IFM2_WIDTH0_M1"},
959 {0x18B, "NPU_SET_IFM2_HEIGHT0_M1"},
960 {0x18C, "NPU_SET_IFM2_HEIGHT1_M1"},
961 {0x18D, "NPU_SET_IFM2_IB_START"},
962 {0x18F, "NPU_SET_IFM2_REGION"},
963};
964
965static const name_lookup_t cmd1_name_tbl[] = {
966 {0x000, "NPU_SET_IFM_BASE0"}, {0x001, "NPU_SET_IFM_BASE1"}, {0x002, "NPU_SET_IFM_BASE2"},
967 {0x003, "NPU_SET_IFM_BASE3"}, {0x004, "NPU_SET_IFM_STRIDE_X"}, {0x005, "NPU_SET_IFM_STRIDE_Y"},
968 {0x006, "NPU_SET_IFM_STRIDE_C"}, {0x007, "NPU_SET_IFM_STRIDE_N"}, {0x010, "NPU_SET_OFM_BASE0"},
969 {0x011, "NPU_SET_OFM_BASE1"}, {0x012, "NPU_SET_OFM_BASE2"}, {0x013, "NPU_SET_OFM_BASE3"},
970 {0x014, "NPU_SET_OFM_STRIDE_X"}, {0x015, "NPU_SET_OFM_STRIDE_Y"}, {0x016, "NPU_SET_OFM_STRIDE_C"},
971 {0x017, "NPU_SET_OFM_STRIDE_N"}, {0x020, "NPU_SET_WEIGHT_BASE"}, {0x021, "NPU_SET_WEIGHT_LENGTH"},
972 {0x022, "NPU_SET_SCALE_BASE"}, {0x023, "NPU_SET_SCALE_LENGTH"}, {0x024, "NPU_SET_OFM_SCALE"},
973 {0x025, "NPU_SET_OPA_SCALE"}, {0x026, "NPU_SET_OPB_SCALE"}, {0x030, "NPU_SET_DMA0_SRC"},
974 {0x031, "NPU_SET_DMA0_DST"}, {0x032, "NPU_SET_DMA0_LEN"}, {0x080, "NPU_SET_IFM2_BASE0"},
975 {0x081, "NPU_SET_IFM2_BASE1"}, {0x082, "NPU_SET_IFM2_BASE2"}, {0x083, "NPU_SET_IFM2_BASE3"},
976 {0x084, "NPU_SET_IFM2_STRIDE_X"}, {0x085, "NPU_SET_IFM2_STRIDE_Y"}, {0x086, "NPU_SET_IFM2_STRIDE_C"},
977};
978
979static void dump_command_stream(const uint32_t *cmd_stream, const int cms_length, int qread)
980{
981 int n;
982 int offset;
983 uint32_t cmd_val;
984 const uint8_t *cmd_ptr;
985 const char *cmd_name;
986 int cmd0_name_tbl_count = sizeof(cmd0_name_tbl) / sizeof(cmd0_name_tbl[0]);
987 int cmd1_name_tbl_count = sizeof(cmd1_name_tbl) / sizeof(cmd1_name_tbl[0]);
988
989 LOG_INFO("dump_command_stream cmd_stream = 0x%8p cms_length = %d\n", cmd_stream, cms_length);
990 for (n = 0; n < cms_length; n++)
991 {
992 // Offset
993 offset = n * sizeof(int);
994 LOG_INFO("[%.4d] ", offset);
995 // Command
996 cmd_ptr = (const uint8_t *)&cmd_stream[n];
997 LOG_INFO("0x%.2X 0x%.2X 0x%.2X 0x%.2X ", cmd_ptr[0], cmd_ptr[1], cmd_ptr[2], cmd_ptr[3]);
998 // Command name and payload
999 if (cmd_stream[n] & 0x4000)
1000 {
1001 cmd_name = lookup_name(cmd1_name_tbl, cmd1_name_tbl_count, cmd_stream[n] & 0x3FF);
1002 n++;
1003 cmd_val = cmd_stream[n];
1004 cmd_ptr = (const uint8_t *)&cmd_stream[n];
1005 LOG_INFO("0x%.2X 0x%.2X 0x%.2X 0x%.2X ", cmd_ptr[0], cmd_ptr[1], cmd_ptr[2], cmd_ptr[3]);
1006 }
1007 else
1008 {
1009 cmd_val = cmd_stream[n] >> 16;
1010 cmd_name = lookup_name(cmd0_name_tbl, cmd0_name_tbl_count, cmd_stream[n] & 0x3FF);
1011 }
1012 if (cmd_name)
1013 {
Per Åstrand14ccfee2020-09-25 10:40:20 +02001014 LOG_INFO("\t%s 0x%.8" PRIX32, cmd_name, cmd_val);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +02001015 }
1016 if (offset == qread)
1017 {
1018 LOG_INFO(" <<== QREAD\n");
1019 }
1020 else
1021 {
1022 LOG_INFO("\n");
1023 }
1024 }
1025}