blob: 33e7adda1e5eda2c5e52c8e6a8a76ec0301d952c [file] [log] [blame]
Tim Hall79d07d22020-04-27 18:20:16 +01001# Copyright (C) 2020 Arm Limited or its affiliates. All rights reserved.
2#
3# SPDX-License-Identifier: Apache-2.0
4#
5# Licensed under the Apache License, Version 2.0 (the License); you may
6# not use this file except in compliance with the License.
7# You may obtain a copy of the License at
8#
9# www.apache.org/licenses/LICENSE-2.0
10#
11# Unless required by applicable law or agreed to in writing, software
12# distributed under the License is distributed on an AS IS BASIS, WITHOUT
13# WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
14# See the License for the specific language governing permissions and
15# limitations under the License.
Tim Hall79d07d22020-04-27 18:20:16 +010016# Description:
Tim Hallc8a73862020-10-27 12:43:14 +000017# Holds a container for Ethos-U and System architecture parameters.
Diego Russoea6111a2020-04-14 18:41:58 +010018import enum
Tim Hall79d07d22020-04-27 18:20:16 +010019from collections import namedtuple
20from configparser import ConfigParser
Diego Russoea6111a2020-04-14 18:41:58 +010021
Tim Hall79d07d22020-04-27 18:20:16 +010022import numpy as np
Diego Russoea6111a2020-04-14 18:41:58 +010023
Louis Verhaardaeae5672020-11-02 18:04:27 +010024from .api import NpuAccelerator
Tim Hall1bd531d2020-11-01 20:59:36 +000025from .errors import CliOptionError
26from .errors import ConfigOptionError
Dwight Lidmana9390f72020-05-13 12:00:08 +020027from .ethos_u55_regs.ethos_u55_regs import resampling_mode
Louis Verhaard69b31762020-11-17 09:45:20 +010028from .numeric_util import full_shape
Diego Russoe8a10452020-04-21 17:39:10 +010029from .numeric_util import round_up
30from .numeric_util import round_up_divide
Tim Hall4ed38bc2020-10-20 18:54:20 +010031from .operation import Kernel
Diego Russoea6111a2020-04-14 18:41:58 +010032from .operation import NpuBlockType
Tim Hall4ed38bc2020-10-20 18:54:20 +010033from .operation import PointXYZ
Diego Russoea6111a2020-04-14 18:41:58 +010034from .supported_operators import SupportedOperators
Diqing Zhongf842b692020-12-11 13:07:37 +010035from .tensor import BandwidthDirection
Diego Russoe8a10452020-04-21 17:39:10 +010036from .tensor import MemArea
Patrik Gustavssoneca2e952020-05-27 09:15:11 +020037from .tensor import MemType
Diego Russoe8a10452020-04-21 17:39:10 +010038from .tensor import TensorFormat
39from .tensor import TensorPurpose
Tim Hall79d07d22020-04-27 18:20:16 +010040
Tim Hall79d07d22020-04-27 18:20:16 +010041
42class Block:
43 def __init__(self, w, h, d):
44 self.width = w
45 self.height = h
46 self.depth = d
47
48 def __eq__(self, other):
49 if self.width == other.width and self.height == other.height and self.depth == other.depth:
50 return True
51 else:
52 return False
53
54 def __repr__(self):
55 return "<Block: {0},{1},{2}>".format(self.width, self.height, self.depth)
56
57 @classmethod
58 def from_string(cls, s):
59 w, h, c = (int(v) for v in s.split("x"))
60 return cls(w, h, c)
61
Louis Verhaard69b31762020-11-17 09:45:20 +010062 @classmethod
63 def from_shape(cls, shape) -> "Block":
64 """Converts the shape to a Block"""
65 shp = full_shape(3, shape, 1)
66 # Note: index from end, as len(shp) may be > 3
67 return Block(shp[-2], shp[-3], shp[-1])
68
Tim Hall79d07d22020-04-27 18:20:16 +010069
70class Rect:
71 def __init__(self, x, y, z, x2, y2, z2):
72 self.x = x
73 self.y = y
74 self.z = z
75 self.x2 = x2
76 self.y2 = y2
77 self.z2 = z2
78
79 def start(self):
80 return PointXYZ(self.x, self.y, self.z)
81
82 def end(self):
83 return PointXYZ(self.x2, self.y2, self.z2)
84
85 def size(self):
86 return Block(self.x2 - self.x + 1, self.y2 - self.y + 1, self.z2 - self.z + 1)
87
88 def __repr__(self):
89 return "<Rect: ({0},{1},{2}) ({3},{4},{5})>".format(self.x, self.y, self.z, self.x2, self.y2, self.z2)
90
91
Tim Hall79d07d22020-04-27 18:20:16 +010092class SHRAMElements:
93 IFM8 = 0
94 IFM16 = 1
95 IFM8_Elementwise = 2
96 IFM16_Elementwise = 3
Fredrik Svedberg597fd3f2020-08-13 10:02:53 +020097 IFM32 = 4
Fredrik Svedberga0c36242020-06-03 15:43:31 +020098 Acc16 = 5
99 Acc32 = 6
100 Acc40 = 7
Tim Hall79d07d22020-04-27 18:20:16 +0100101 Last = Acc40
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200102 BitSizes = np.array([8, 16, 8, 16, 32, 16, 32, 40], np.int32)
Louis Verhaardf98c6742020-05-12 14:22:38 +0200103 ByteSizes = BitSizes // 8
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200104 PostAlign = np.array([8, 8, 8, 8, 8, 1, 1, 1], np.int32)
105 PreAlign = np.array([1, 1, 1, 1, 1, 8, 8, 8], np.int32)
Tim Hall79d07d22020-04-27 18:20:16 +0100106
107
108class SHRAMBlockConfig:
109 def __init__(self, sizes, banks):
110 assert len(banks) == SHRAMElements.Last + 1
111 self.sizes = sizes
112 self.banks = banks
113
114
Tim Hallc8a73862020-10-27 12:43:14 +0000115# Area indices must match Ethos-U SHRAM layout spec
Tim Hall79d07d22020-04-27 18:20:16 +0100116class SharedBufferArea(enum.IntEnum):
117 OFM = 0
118 Weights = 1
119 IFM = 2
120 Accumulators = 3
121 Size = Accumulators + 1
122
123
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100124class Accelerator(enum.Enum):
125 Ethos_U55_32 = "ethos-u55-32"
126 Ethos_U55_64 = "ethos-u55-64"
127 Ethos_U55_128 = "ethos-u55-128"
128 Ethos_U55_256 = "ethos-u55-256"
Tim Hallc8a73862020-10-27 12:43:14 +0000129 Ethos_U65_256 = "ethos-u65-256"
130 Ethos_U65_512 = "ethos-u65-512"
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100131
132 @classmethod
133 def member_list(cls):
134 return [e.value for e in cls]
135
Louis Verhaardaeae5672020-11-02 18:04:27 +0100136 @classmethod
137 def from_npu_accelerator(cls, npu_accelerator: NpuAccelerator) -> "Accelerator":
138 """Converts the given public API object to Accelerator (used internally)"""
139 accelerator_map = {
140 NpuAccelerator.Ethos_U55_32: cls.Ethos_U55_32,
141 NpuAccelerator.Ethos_U55_64: cls.Ethos_U55_64,
142 NpuAccelerator.Ethos_U55_128: cls.Ethos_U55_128,
143 NpuAccelerator.Ethos_U55_256: cls.Ethos_U55_256,
144 NpuAccelerator.Ethos_U65_256: cls.Ethos_U65_256,
145 NpuAccelerator.Ethos_U65_512: cls.Ethos_U65_512,
146 }
147 assert npu_accelerator in accelerator_map, f"Unsupported accelerator {npu_accelerator}"
148 return accelerator_map[npu_accelerator]
149
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100150
Tim Hall1bd531d2020-11-01 20:59:36 +0000151@enum.unique
152class MemPort(enum.Enum):
153 Axi0 = enum.auto()
154 Axi1 = enum.auto()
155
156
Tim Hall79d07d22020-04-27 18:20:16 +0100157class ArchitectureFeatures:
Tim Hallc8a73862020-10-27 12:43:14 +0000158 """This class is a container for various parameters of the Ethos-U core
Diqing Zhonge8887a32020-09-24 09:53:48 +0200159 and system configuration that can be tuned, either by command line
Tim Hallc8a73862020-10-27 12:43:14 +0000160 parameters or by the Ethos-U architects. The class is often passed
Diqing Zhonge8887a32020-09-24 09:53:48 +0200161 around to passes that need to do architecture-dependent actions.
Tim Hall79d07d22020-04-27 18:20:16 +0100162
Diqing Zhonge8887a32020-09-24 09:53:48 +0200163 Note the difference between ArchitectureFeatures and CompilerOptions
Tim Hallc8a73862020-10-27 12:43:14 +0000164 - ArchitectureFeatures is for changing the Ethos-U and system architecture
Diqing Zhonge8887a32020-09-24 09:53:48 +0200165 - CompilerOptions is for changing the behaviour of the compiler
166 """
Tim Hall79d07d22020-04-27 18:20:16 +0100167
168 ArchitectureConfig = namedtuple(
169 "ArchitectureConfig", "macs cores ofm_ublock ifm_ublock shram_banks shram_granules elem_units"
170 )
171 accelerator_configs = {
Tim Hallc8a73862020-10-27 12:43:14 +0000172 Accelerator.Ethos_U65_512: ArchitectureConfig(
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200173 256, 2, Block(2, 2, 8), Block(2, 2, 8), 48, [8, 8, 8, 8, 16, 8, 16, 20], 8
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100174 ),
Tim Hallc8a73862020-10-27 12:43:14 +0000175 Accelerator.Ethos_U65_256: ArchitectureConfig(
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200176 256, 1, Block(2, 2, 8), Block(2, 2, 8), 48, [8, 8, 8, 8, 16, 8, 16, 20], 8
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100177 ),
178 Accelerator.Ethos_U55_256: ArchitectureConfig(
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200179 256, 1, Block(2, 2, 8), Block(2, 2, 8), 48, [8, 8, 8, 8, 16, 8, 16, 20], 8
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100180 ),
181 Accelerator.Ethos_U55_128: ArchitectureConfig(
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200182 128, 1, Block(2, 1, 8), Block(2, 2, 8), 24, [4, 4, 4, 4, 8, 4, 8, 12], 4
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100183 ),
184 Accelerator.Ethos_U55_64: ArchitectureConfig(
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200185 64, 1, Block(1, 1, 8), Block(1, 1, 8), 16, [2, 2, 2, 2, 4, 4, 4, 8], 2
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100186 ),
187 Accelerator.Ethos_U55_32: ArchitectureConfig(
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200188 32, 1, Block(1, 1, 4), Block(1, 1, 8), 16, [2, 2, 2, 2, 4, 4, 4, 4], 1
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100189 ),
Tim Hall79d07d22020-04-27 18:20:16 +0100190 }
191
192 OFMSplitDepth = 16
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100193 SubKernelMax = Block(8, 8, 65536)
Tim Hall79d07d22020-04-27 18:20:16 +0100194
Tim Hall1bd531d2020-11-01 20:59:36 +0000195 DEFAULT_CONFIG = "internal-default"
Louis Verhaard1e170182020-11-26 11:42:04 +0100196 MAX_BLOCKDEP = 3
Tim Hall1bd531d2020-11-01 20:59:36 +0000197
Tim Hall79d07d22020-04-27 18:20:16 +0100198 def __init__(
199 self,
Tim Hall1bd531d2020-11-01 20:59:36 +0000200 vela_config_files,
Tim Hall79d07d22020-04-27 18:20:16 +0100201 accelerator_config,
202 system_config,
Tim Hall1bd531d2020-11-01 20:59:36 +0000203 memory_mode,
Tim Hall79d07d22020-04-27 18:20:16 +0100204 override_block_config,
205 block_config_limit,
Tim Hall79d07d22020-04-27 18:20:16 +0100206 max_blockdep,
Patrik Gustavsson90831bc2020-08-24 16:26:11 +0200207 weight_estimation_scaling,
Tim Hall1bd531d2020-11-01 20:59:36 +0000208 verbose_config,
Tim Hall79d07d22020-04-27 18:20:16 +0100209 ):
210 accelerator_config = accelerator_config.lower()
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100211 if accelerator_config not in Accelerator.member_list():
Tim Hall1bd531d2020-11-01 20:59:36 +0000212 raise CliOptionError("--accelerator-config", self.accelerator_config, "Unknown accelerator configuration")
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100213 self.accelerator_config = Accelerator(accelerator_config)
Tim Hall79d07d22020-04-27 18:20:16 +0100214 accel_config = ArchitectureFeatures.accelerator_configs[self.accelerator_config]
215 self.config = accel_config
216
217 self.system_config = system_config
Tim Hall1bd531d2020-11-01 20:59:36 +0000218 self.memory_mode = memory_mode
Tim Hallc8a73862020-10-27 12:43:14 +0000219 self.is_ethos_u65_system = self.accelerator_config in (Accelerator.Ethos_U65_256, Accelerator.Ethos_U65_512)
Tim Hall79d07d22020-04-27 18:20:16 +0100220
Tim Hallc8a73862020-10-27 12:43:14 +0000221 self.max_outstanding_dma = 2 if self.is_ethos_u65_system else 1
Tim Hall289a41d2020-08-04 21:40:14 +0100222 self.max_outstanding_kernels = 3
223
Tim Hall79d07d22020-04-27 18:20:16 +0100224 self.ncores = accel_config.cores
225 self.ofm_ublock = accel_config.ofm_ublock
226 self.ifm_ublock = accel_config.ifm_ublock
Tim Hall79d07d22020-04-27 18:20:16 +0100227 self.ofm_block_max = Block(64, 32, 128)
228 self.override_block_config = override_block_config
229 self.block_config_limit = block_config_limit
230
Tim Hall79d07d22020-04-27 18:20:16 +0100231 self.max_blockdep = max_blockdep
Patrik Gustavsson90831bc2020-08-24 16:26:11 +0200232 self.weight_estimation_scaling = weight_estimation_scaling
Tim Hall79d07d22020-04-27 18:20:16 +0100233
234 dpu_min_height = accel_config.ofm_ublock.height
235 dpu_min_width = accel_config.ofm_ublock.width
236 dpu_dot_product_width = 8
237 dpu_min_ofm_channels = accel_config.ofm_ublock.depth
238
239 self.num_elem_wise_units = accel_config.elem_units
240 self.num_macs_per_cycle = dpu_min_height * dpu_min_width * dpu_dot_product_width * dpu_min_ofm_channels
241
Tim Hall1bd531d2020-11-01 20:59:36 +0000242 # Get system configuration and memory mode
243 self._get_vela_config(vela_config_files, verbose_config)
Tim Hall79d07d22020-04-27 18:20:16 +0100244
Tim Hall1bd531d2020-11-01 20:59:36 +0000245 self.axi_port_width = 128 if self.is_ethos_u65_system else 64
246 self.memory_bandwidths_per_cycle = self.axi_port_width * self.memory_clock_scales / 8
Tim Hall79d07d22020-04-27 18:20:16 +0100247
Tim Hall1bd531d2020-11-01 20:59:36 +0000248 self.memory_bandwidths_per_second = self.memory_bandwidths_per_cycle * self.core_clock
Tim Hall79d07d22020-04-27 18:20:16 +0100249
Diqing Zhonge8887a32020-09-24 09:53:48 +0200250 # Get output/activation performance numbers
251 self._generate_output_perf_tables(self.accelerator_config)
252
Tim Hall79d07d22020-04-27 18:20:16 +0100253 # sizes as N x H x W x C. we need to round up to these when allocating storage
254 self.storage_rounding_quantums = {
255 TensorFormat.Unknown: (1, 1, 1, 1),
256 TensorFormat.WeightsCompressed: (1, 1, 1, 1),
257 TensorFormat.NHWC: (1, 1, 1, 1),
258 TensorFormat.NHCWB16: (1, 1, 1, 16),
259 }
260
261 # brick sizes as N x H x W x C. We have to fetch whole bricks at a time
262 self.brick_sizes = {
263 TensorFormat.Unknown: (1, 1, 1, 1),
264 TensorFormat.WeightsCompressed: (1, 1, 1, 1),
265 TensorFormat.NHWC: (1, 1, 1, 1),
266 TensorFormat.NHCWB16: (1, 1, 1, 16),
267 }
268
Tim Hall79d07d22020-04-27 18:20:16 +0100269 self.default_weight_format = TensorFormat.WeightsCompressed
270 self.default_feature_map_format = TensorFormat.NHWC
271
Tim Hall79d07d22020-04-27 18:20:16 +0100272 self.tensor_storage_mem_area = {
273 # permanent mem_area
Tim Hall465582c2020-05-26 09:33:14 +0100274 TensorPurpose.Unknown: MemArea.Unknown,
Tim Hall79d07d22020-04-27 18:20:16 +0100275 TensorPurpose.Weights: self.permanent_storage_mem_area,
276 TensorPurpose.FeatureMap: self.feature_map_storage_mem_area,
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200277 TensorPurpose.LUT: self.permanent_storage_mem_area,
Tim Hall79d07d22020-04-27 18:20:16 +0100278 }
279
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200280 self.tensor_storage_mem_type = {
Dwight Lidman1a9d20e2020-08-11 12:10:36 +0200281 TensorPurpose.Unknown: MemType.Unknown,
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200282 TensorPurpose.Weights: MemType.Permanent_NPU,
283 TensorPurpose.FeatureMap: MemType.Scratch,
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200284 TensorPurpose.LUT: MemType.Scratch,
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200285 }
Tim Hall79d07d22020-04-27 18:20:16 +0100286
287 self.min_block_sizes = {
288 NpuBlockType.Default: (dpu_min_height, dpu_min_width),
289 NpuBlockType.VectorProduct: (1, 1),
290 NpuBlockType.ConvolutionMxN: (dpu_min_height, dpu_min_width),
291 NpuBlockType.Pooling: (dpu_min_height, dpu_min_width),
292 NpuBlockType.ConvolutionDepthWise: (dpu_min_height, dpu_min_width),
293 NpuBlockType.ElementWise: (1, 1),
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200294 NpuBlockType.ReduceSum: (dpu_min_height, dpu_min_width),
Tim Hall79d07d22020-04-27 18:20:16 +0100295 }
296
297 self.sub_kernel_limits = {
298 NpuBlockType.Default: (8, 8),
299 NpuBlockType.VectorProduct: (1, 1),
300 NpuBlockType.ConvolutionMxN: (8, 8),
301 NpuBlockType.Pooling: (8, 8),
302 NpuBlockType.ConvolutionDepthWise: (8, 8),
303 NpuBlockType.ElementWise: (1, 1),
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200304 NpuBlockType.ReduceSum: (8, 8),
Tim Hall79d07d22020-04-27 18:20:16 +0100305 }
306
307 # weights for scheduler search
308 from .npu_performance import make_bandwidth_array
309
310 self.bandwidth_weights = make_bandwidth_array()
311 self.bandwidth_weights[MemArea.Sram] = 1.0
312 self.bandwidth_weights[MemArea.Dram] = 10.0
313 self.bandwidth_weights[MemArea.OnChipFlash] = 2.0
314 self.bandwidth_weights[MemArea.OffChipFlash] = 20.0
315 self.cycles_weight = 40
316 self.max_sram_used_weight = 1000
317
Tim Hall1bd531d2020-11-01 20:59:36 +0000318 if self.is_spilling_enabled():
Patrik Gustavsson3ab94522020-06-29 17:36:55 +0200319 self.max_sram_used_weight = 0
Tim Hall79d07d22020-04-27 18:20:16 +0100320
321 # Shared Buffer Block allocations
322 self.shram_bank_size = 1024 # bytes
323 self.shram_size_bytes = accel_config.shram_banks * self.shram_bank_size
324 self.shram_reserved_output_banks = 2
325 self.shram_reserved_weight_banks = 0
326 self.shram_reserved_unused_banks = 2 if accel_config.shram_banks > 16 else 0
327 self.shram_total_banks = accel_config.shram_banks - self.shram_reserved_unused_banks
328 self.shram_bank_granules = np.array(accel_config.shram_granules, np.int32)
Louis Verhaard0b8268a2020-08-05 16:11:29 +0200329 self.shram_lut_size = 2048
330 # SHRAM base address of the activation lookup table
331 self.shram_lut_address = self.shram_bank_size * self.available_shram_banks(True)
Tim Hall79d07d22020-04-27 18:20:16 +0100332
333 # Build a map of acceptable IFM/OFM block configurations up to the maximum
334 # IFM/OFM block size.
335 ifm_block_max = self.get_ifm_block_size(32, self.ofm_block_max, Kernel(8, 8))
336 self.block_config_map = dict()
337 self.generate_block_config_map(Block(ifm_block_max.width, ifm_block_max.height, 128))
338
339 # Setup supported operators and restriction checkers class
Fredrik Svedberg880e7352020-08-25 11:31:47 +0200340 self.supported_operators = SupportedOperators()
Tim Hall79d07d22020-04-27 18:20:16 +0100341
Louis Verhaard0b8268a2020-08-05 16:11:29 +0200342 # Returns available number of SHRAM banks depending on activation lookup table
343 # being used or not
344 def available_shram_banks(self, uses_activation_lut):
345 banks = self.shram_total_banks
346 if uses_activation_lut and self.shram_reserved_unused_banks == 0:
347 banks -= 2
348 return banks
349
Tim Hall79d07d22020-04-27 18:20:16 +0100350 # Calculate block configuration for ALL known IFM operations and
351 # accumulator sizes. Consumers will need to select their preferred
352 # operation and bit-width at read-time.
353 def generate_block_config(self, width, height, depth):
Louis Verhaardf98c6742020-05-12 14:22:38 +0200354 # Number of bytes required for any SHRAM element for a FM of given dimensions.
355 # For IFM: size = H*W*Align(D*BYTE_WIDTH, 8)
356 # For ACC: size = H*W*Align(D,8)*BYTE_WIDTH
357 d1 = round_up(depth, SHRAMElements.PreAlign)
358 d2 = round_up(d1 * SHRAMElements.ByteSizes, SHRAMElements.PostAlign)
359 size_bytes = (height * width) * d2
360
Tim Hall79d07d22020-04-27 18:20:16 +0100361 # Convert byte size (rounded) to size in banks
362 size_banks = round_up_divide(size_bytes, self.shram_bank_size)
363 size_banks *= 2 # Double buffer the IFM/Acc (need twice as many banks)
364 # Round bank requirement to bank granularity
365 required_banks = round_up(size_banks, self.shram_bank_granules)
366 return SHRAMBlockConfig(size_bytes, required_banks)
367
368 @staticmethod
369 def make_block_config_key(width, height, depth):
370 return (int(height), int(width), int(depth))
371
372 def get_block_config(self, width, height, depth):
373 assert depth <= self.ofm_block_max.depth
374 key = ArchitectureFeatures.make_block_config_key(width, height, depth)
375 config = self.block_config_map.get(key, None)
376 return config
377
378 # Generate a key:value map of possible block configurations, where the
379 # key is compounded from the block dimensions: 0x00HHWWCC
380 def generate_block_config_map(self, block: Block):
381 for h in range(1, block.height + 1):
382 for w in range(1, block.width + 1):
383 # All possible IFM/OFM depth values
384 for c in [4, 8, 12, 16, 24, 32, 40, 48, 56, 64, 72, 80, 88, 96, 104, 112, 120, 128]:
385 key = ArchitectureFeatures.make_block_config_key(w, h, c)
386 self.block_config_map[key] = self.generate_block_config(w, h, c)
387
Diqing Zhonge8887a32020-09-24 09:53:48 +0200388 def _generate_output_perf_tables(self, accel_config):
389 if accel_config == Accelerator.Ethos_U55_32:
390 self.output_cycles_per_elem = (2.0, 3.0, 3.0, 3.0, 4.0, 6.0, 1.0, 2.0)
391 self.activation_cycles_per_elem = (1.0, 1.0, 0.0)
392 elif accel_config == Accelerator.Ethos_U55_64:
393 self.output_cycles_per_elem = (1.0, 1.5, 1.5, 1.5, 2.0, 3.0, 0.5, 1.0)
394 self.activation_cycles_per_elem = (1.0, 1.0, 0.0)
395 elif accel_config == Accelerator.Ethos_U55_128:
396 self.output_cycles_per_elem = (0.75, 1.25, 0.75, 0.75, 1.0, 1.5, 0.25, 0.5)
397 self.activation_cycles_per_elem = (1.0, 0.5, 0.0)
Tim Hallc8a73862020-10-27 12:43:14 +0000398 elif accel_config in (Accelerator.Ethos_U55_256, Accelerator.Ethos_U65_256):
Diqing Zhonge8887a32020-09-24 09:53:48 +0200399 self.output_cycles_per_elem = (0.625, 1.125, 0.5, 0.375, 0.5, 0.75, 0.125, 0.25)
400 self.activation_cycles_per_elem = (1.0, 0.25, 0.0)
401 else:
Tim Hallc8a73862020-10-27 12:43:14 +0000402 assert accel_config == Accelerator.Ethos_U65_512
Diqing Zhonge8887a32020-09-24 09:53:48 +0200403 self.output_cycles_per_elem = (0.3125, 0.5625, 0.25, 0.1875, 0.25, 0.375, 0.0625, 0.125)
404 self.activation_cycles_per_elem = (0.5, 0.125, 0.0)
405
Tim Hall79d07d22020-04-27 18:20:16 +0100406 def calc_ifm_block_depth(self, ifm_depth, ifm_bits):
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200407 assert ifm_bits in (8, 16, 32)
Tim Hall79d07d22020-04-27 18:20:16 +0100408 assert ifm_depth > 0
409 ifm_depth = round_up(ifm_depth, self.ifm_ublock.depth)
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200410 max_block_depth = 8 * 32 // ifm_bits
Tim Hall79d07d22020-04-27 18:20:16 +0100411 return min(max_block_depth, ifm_depth)
412
413 # Calculate the size of the IFM block given a depth, target OFM block and a kernel
Tim Hallc30f4952020-06-15 20:47:35 +0100414 def get_ifm_block_size(
415 self,
416 ifm_block_depth,
417 ofm_block: Block,
418 kernel: Kernel,
419 subkernel: Block = Block(8, 8, 65536),
420 ifm_resampling_mode=resampling_mode.NONE,
421 ):
Dwight Lidmana9390f72020-05-13 12:00:08 +0200422 upscaling = 1 if ifm_resampling_mode == resampling_mode.NONE else 2
Tim Hall79d07d22020-04-27 18:20:16 +0100423 # Height
424 ifm_odd_2x_height_enable = 0
425 dilated_kernel_height = ((kernel.height - 1) * kernel.dilation.y) + 1
426 ifm_block_height = (
427 (ofm_block.height - 1) * kernel.stride.y
428 + min(subkernel.height, dilated_kernel_height)
429 + ifm_odd_2x_height_enable
430 ) // upscaling
431
Dwight Lidman0538a772020-05-06 14:09:17 +0200432 ifm_block_height = round_up(ifm_block_height, self.ofm_ublock.height)
Tim Hall79d07d22020-04-27 18:20:16 +0100433
434 # Width
435 ifm_odd_2x_width_enable = 0
436 dilated_kernel_width = ((kernel.width - 1) * kernel.dilation.x) + 1
437 ifm_block_width = (
438 (ofm_block.width - 1) * kernel.stride.x
439 + min(subkernel.width, dilated_kernel_width)
440 + ifm_odd_2x_width_enable
441 ) // upscaling
442
Dwight Lidman0538a772020-05-06 14:09:17 +0200443 ifm_block_width = round_up(ifm_block_width, self.ofm_ublock.width)
Tim Hall79d07d22020-04-27 18:20:16 +0100444
445 return Block(ifm_block_width, ifm_block_height, ifm_block_depth)
446
Tim Hall1bd531d2020-11-01 20:59:36 +0000447 def is_spilling_enabled(self):
Tim Hall79d07d22020-04-27 18:20:16 +0100448 """
Tim Hall1bd531d2020-11-01 20:59:36 +0000449 Spilling is a feature that allows the Ethos-U to use a dedicated SRAM as a cache for various types of data
Tim Hall79d07d22020-04-27 18:20:16 +0100450 """
Tim Hall1bd531d2020-11-01 20:59:36 +0000451 return (
452 self._mem_port_mapping(self.cache_mem_area) == MemArea.Sram and self.cache_mem_area != self.arena_mem_area
453 )
Tim Hall79d07d22020-04-27 18:20:16 +0100454
Tim Hall1bd531d2020-11-01 20:59:36 +0000455 def _mem_port_mapping(self, mem_port):
456 mem_port_mapping = {MemPort.Axi0: self.axi0_port, MemPort.Axi1: self.axi1_port}
457 return mem_port_mapping[mem_port]
Tim Hall79d07d22020-04-27 18:20:16 +0100458
Tim Hall1bd531d2020-11-01 20:59:36 +0000459 def _set_default_sys_config(self):
Tim Hall1bd531d2020-11-01 20:59:36 +0000460 # ArchitectureFeatures.DEFAULT_CONFIG values
461 if self.is_ethos_u65_system:
462 # Default Ethos-U65 system configuration
463 # Ethos-U65 Client-Server: SRAM (16 GB/s) and DRAM (12 GB/s)
464 self.core_clock = 1e9
465 self.axi0_port = MemArea.Sram
466 self.axi1_port = MemArea.Dram
467 self.memory_clock_scales[MemArea.Sram] = 1.0
468 self.memory_clock_scales[MemArea.Dram] = 0.75 # 3 / 4
Diqing Zhongf842b692020-12-11 13:07:37 +0100469 self.memory_burst_length[MemArea.Sram] = 32
470 self.memory_burst_length[MemArea.Dram] = 128
471 self.memory_latency[MemArea.Sram][BandwidthDirection.Read] = 32
472 self.memory_latency[MemArea.Sram][BandwidthDirection.Write] = 32
473 self.memory_latency[MemArea.Dram][BandwidthDirection.Read] = 500
474 self.memory_latency[MemArea.Dram][BandwidthDirection.Write] = 250
Tim Hall79d07d22020-04-27 18:20:16 +0100475 else:
Tim Hall1bd531d2020-11-01 20:59:36 +0000476 # Default Ethos-U55 system configuration
477 # Ethos-U55 High-End Embedded: SRAM (4 GB/s) and Flash (0.5 GB/s)
478 self.core_clock = 500e6
479 self.axi0_port = MemArea.Sram
480 self.axi1_port = MemArea.OffChipFlash
481 self.memory_clock_scales[MemArea.Sram] = 1.0
482 self.memory_clock_scales[MemArea.OffChipFlash] = 0.125 # 1 / 8
Diqing Zhongf842b692020-12-11 13:07:37 +0100483 self.memory_burst_length[MemArea.Sram] = 32
484 self.memory_burst_length[MemArea.OffChipFlash] = 128
485 self.memory_latency[MemArea.Sram][BandwidthDirection.Read] = 32
486 self.memory_latency[MemArea.Sram][BandwidthDirection.Write] = 32
487 self.memory_latency[MemArea.OffChipFlash][BandwidthDirection.Read] = 64
488 self.memory_latency[MemArea.OffChipFlash][BandwidthDirection.Write] = 64
Tim Hall79d07d22020-04-27 18:20:16 +0100489
Tim Hall1bd531d2020-11-01 20:59:36 +0000490 def _set_default_mem_mode(self):
Tim Hall1bd531d2020-11-01 20:59:36 +0000491 # ArchitectureFeatures.DEFAULT_CONFIG values
492 if self.is_ethos_u65_system:
493 # Default Ethos-U65 memory mode
Tim Hall70b71a52020-12-22 11:47:54 +0000494 # Dedicated SRAM: the SRAM is only for use by the Ethos-U
495 # The non-SRAM memory is assumed to be read-writeable
Tim Hall1bd531d2020-11-01 20:59:36 +0000496 self.const_mem_area = MemPort.Axi1
497 self.arena_mem_area = MemPort.Axi1
498 self.cache_mem_area = MemPort.Axi0
499 self.cache_sram_size = 384 * 1024
500 else:
Tim Hall70b71a52020-12-22 11:47:54 +0000501 # Default Ethos-U55 memory mode
502 # Shared SRAM: the SRAM is shared between the Ethos-U and the Cortex-M software
503 # The non-SRAM memory is assumed to be read-only
Tim Hall1bd531d2020-11-01 20:59:36 +0000504 self.const_mem_area = MemPort.Axi1
505 self.arena_mem_area = MemPort.Axi0
506 self.cache_mem_area = MemPort.Axi0
Tim Hall79d07d22020-04-27 18:20:16 +0100507
Tim Hall1bd531d2020-11-01 20:59:36 +0000508 def _get_vela_config(self, vela_config_files, verbose_config):
509 """
510 Gets the system configuration and memory modes from one or more Vela configuration file(s) or uses some
511 defaults.
512 """
Tim Hall79d07d22020-04-27 18:20:16 +0100513
Tim Hall1bd531d2020-11-01 20:59:36 +0000514 # all properties are optional and are initialised to a value of 1 (or the equivalent)
515 self.core_clock = 1
516 self.axi0_port = MemArea(1)
517 self.axi1_port = MemArea(1)
518 self.memory_clock_scales = np.ones(MemArea.Size)
Tim Hall70b71a52020-12-22 11:47:54 +0000519 self.memory_burst_length = np.ones(MemArea.Size, np.int)
520 self.memory_latency = np.zeros((MemArea.Size, BandwidthDirection.Size), np.int)
Tim Hall1bd531d2020-11-01 20:59:36 +0000521 self.const_mem_area = MemPort(1)
522 self.arena_mem_area = MemPort(1)
523 self.cache_mem_area = MemPort(1)
524 self.cache_sram_size = 1
Tim Hall79d07d22020-04-27 18:20:16 +0100525
Tim Hall1bd531d2020-11-01 20:59:36 +0000526 # read configuration file(s)
527 self.vela_config = None
528
529 if vela_config_files is not None:
530 self.vela_config = ConfigParser()
531 self.vela_config.read(vela_config_files)
532
533 # read system configuration
534 sys_cfg_section = "System_Config." + self.system_config
535
536 if self.vela_config is not None and self.vela_config.has_section(sys_cfg_section):
537 self.core_clock = float(self._read_config(sys_cfg_section, "core_clock", self.core_clock))
538 self.axi0_port = MemArea[self._read_config(sys_cfg_section, "axi0_port", self.axi0_port)]
539 self.axi1_port = MemArea[self._read_config(sys_cfg_section, "axi1_port", self.axi1_port)]
540
541 for mem_area in (self.axi0_port, self.axi1_port):
542 self.memory_clock_scales[mem_area] = float(
543 self._read_config(
544 sys_cfg_section, mem_area.name + "_clock_scale", self.memory_clock_scales[mem_area]
545 )
546 )
Diqing Zhongf842b692020-12-11 13:07:37 +0100547 self.memory_burst_length[mem_area] = int(
548 self._read_config(
549 sys_cfg_section, mem_area.name + "_burst_length", self.memory_burst_length[mem_area]
550 )
551 )
552 self.memory_latency[mem_area][BandwidthDirection.Read] = int(
553 self._read_config(
554 sys_cfg_section,
555 mem_area.name + "_read_latency",
556 self.memory_latency[mem_area][BandwidthDirection.Read],
557 )
558 )
559 self.memory_latency[mem_area][BandwidthDirection.Write] = int(
560 self._read_config(
561 sys_cfg_section,
562 mem_area.name + "_write_latency",
563 self.memory_latency[mem_area][BandwidthDirection.Write],
564 )
565 )
Tim Hall1bd531d2020-11-01 20:59:36 +0000566 elif self.system_config == ArchitectureFeatures.DEFAULT_CONFIG:
567 self._set_default_sys_config()
568
569 elif vela_config_files is None:
Michael McGeagh7a6f8432020-12-02 15:29:22 +0000570 raise CliOptionError("--config", vela_config_files, "Vela config file not specified")
Tim Hall1bd531d2020-11-01 20:59:36 +0000571
572 else:
573 raise CliOptionError(
Michael McGeagh7a6f8432020-12-02 15:29:22 +0000574 "--system-config", self.system_config, f"Section {sys_cfg_section} not found in Vela config file",
Tim Hall79d07d22020-04-27 18:20:16 +0100575 )
Tim Hall79d07d22020-04-27 18:20:16 +0100576
Tim Hall1bd531d2020-11-01 20:59:36 +0000577 # read the memory mode
578 mem_mode_section = "Memory_Mode." + self.memory_mode
Tim Hall79d07d22020-04-27 18:20:16 +0100579
Tim Hall1bd531d2020-11-01 20:59:36 +0000580 if self.vela_config is not None and self.vela_config.has_section(mem_mode_section):
581 self.const_mem_area = MemPort[
582 self._read_config(mem_mode_section, "const_mem_area", self.const_mem_area.name)
583 ]
584 self.arena_mem_area = MemPort[
585 self._read_config(mem_mode_section, "arena_mem_area", self.arena_mem_area.name)
586 ]
587 self.cache_mem_area = MemPort[
588 self._read_config(mem_mode_section, "cache_mem_area", self.cache_mem_area.name)
589 ]
590 self.cache_sram_size = int(self._read_config(mem_mode_section, "cache_sram_size", self.cache_sram_size))
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200591
Tim Hall1bd531d2020-11-01 20:59:36 +0000592 elif self.memory_mode == ArchitectureFeatures.DEFAULT_CONFIG:
593 self._set_default_mem_mode()
Patrik Gustavsson5f47c052020-06-25 12:56:04 +0200594
Tim Hall1bd531d2020-11-01 20:59:36 +0000595 elif vela_config_files is None:
Michael McGeagh7a6f8432020-12-02 15:29:22 +0000596 raise CliOptionError("--config", vela_config_files, "Vela config file not specified")
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200597
Tim Hall1bd531d2020-11-01 20:59:36 +0000598 else:
599 raise CliOptionError(
Michael McGeagh7a6f8432020-12-02 15:29:22 +0000600 "--memory-mode", self.memory_mode, f"Section {mem_mode_section} not found in Vela config file",
Tim Hall1bd531d2020-11-01 20:59:36 +0000601 )
Tim Hall79d07d22020-04-27 18:20:16 +0100602
Tim Hall1bd531d2020-11-01 20:59:36 +0000603 # override sram to onchipflash
604 if self._mem_port_mapping(self.const_mem_area) == MemArea.Sram:
605 if self.const_mem_area == self.arena_mem_area == self.cache_mem_area:
606 print(
607 "Info: Changing const_mem_area from Sram to OnChipFlash. This will use the same characteristics as"
608 " Sram."
609 )
610 if self.const_mem_area == MemPort.Axi0:
611 self.const_mem_area = MemPort.Axi1
612 self.axi1_port = MemArea.OnChipFlash
613 else:
614 self.const_mem_area = MemPort.Axi0
615 self.axi0_port = MemArea.OnChipFlash
616 self.memory_clock_scales[MemArea.OnChipFlash] = self.memory_clock_scales[MemArea.Sram]
Diqing Zhongf842b692020-12-11 13:07:37 +0100617 self.memory_burst_length[MemArea.OnChipFlash] = self.memory_burst_length[MemArea.Sram]
618 self.memory_latency[MemArea.OnChipFlash] = self.memory_latency[MemArea.Sram]
Tim Hall1bd531d2020-11-01 20:59:36 +0000619
620 # check configuration
Tim Hall70b71a52020-12-22 11:47:54 +0000621 if self._mem_port_mapping(self.const_mem_area) not in (
622 MemArea.Dram,
623 MemArea.OnChipFlash,
624 MemArea.OffChipFlash,
625 ):
626 raise ConfigOptionError(
627 "const_mem_area",
628 self._mem_port_mapping(self.const_mem_area).name,
629 "Dram or OnChipFlash or OffChipFlash",
630 )
631
632 if self._mem_port_mapping(self.arena_mem_area) not in (MemArea.Sram, MemArea.Dram):
633 raise ConfigOptionError("arena_mem_area", self._mem_port_mapping(self.arena_mem_area).name, "Sram or Dram")
634
Tim Hall1bd531d2020-11-01 20:59:36 +0000635 if self._mem_port_mapping(self.cache_mem_area) != MemArea.Sram:
636 raise ConfigOptionError("cache_mem_area", self._mem_port_mapping(self.cache_mem_area).name, "Sram")
637
Tim Hall1bd531d2020-11-01 20:59:36 +0000638 # assign existing memory areas
639 self.permanent_storage_mem_area = self._mem_port_mapping(self.const_mem_area)
640 self.feature_map_storage_mem_area = self._mem_port_mapping(self.arena_mem_area)
641 self.fast_storage_mem_area = self._mem_port_mapping(self.cache_mem_area)
642
643 self.sram_size = self.cache_sram_size if self.is_spilling_enabled() else 9999 * 1024 * 1024
644
645 # display the system configuration and memory mode
646 if verbose_config:
647 print(f"System Configuration ({self.system_config}):")
648 print(f" core_clock = {self.core_clock}")
649 print(f" axi0_port = {self.axi0_port.name}")
650 print(f" axi1_port = {self.axi1_port.name}")
651 for mem in (MemArea.Sram, MemArea.Dram, MemArea.OnChipFlash, MemArea.OffChipFlash):
652 print(f" {mem.name}_clock_scales = {self.memory_clock_scales[mem]}")
Diqing Zhongf842b692020-12-11 13:07:37 +0100653 print(f" {mem.name}_burst_length = {self.memory_burst_length[mem]}")
654 print(f" {mem.name}_read_latency = {self.memory_latency[mem][BandwidthDirection.Read]}")
655 print(f" {mem.name}_write_latency = {self.memory_latency[mem][BandwidthDirection.Write]}")
Tim Hall1bd531d2020-11-01 20:59:36 +0000656
657 print(f"Memory Mode ({self.memory_mode}):")
658 print(f" const_mem_area = {self.const_mem_area.name}")
659 print(f" arena_mem_area = {self.arena_mem_area.name}")
660 print(f" cache_mem_area = {self.cache_mem_area.name}")
661 print(f" cache_sram_size = {self.cache_sram_size}")
662
663 print("Architecture Settings:")
664 print(f" permanent_storage_mem_area = {self.permanent_storage_mem_area.name}")
665 print(f" feature_map_storage_mem_area = {self.feature_map_storage_mem_area.name}")
666 print(f" fast_storage_mem_area = {self.fast_storage_mem_area.name}")
667 print(f" sram_size = {self.sram_size}")
668
669 def _read_config(self, section, key, current_value):
Tim Hall79d07d22020-04-27 18:20:16 +0100670 """
Tim Hall1bd531d2020-11-01 20:59:36 +0000671 Reads a given key from a particular section in the Vela config file. If the section contains the 'inherit'
672 option then we recurse into the section specified. If inherited sections result in multiple keys for a
673 particular option then the key from the parent section is used, regardless of the parsing order
Tim Hall79d07d22020-04-27 18:20:16 +0100674 """
Tim Hall1bd531d2020-11-01 20:59:36 +0000675 if not self.vela_config.has_section(section):
Michael McGeagh7a6f8432020-12-02 15:29:22 +0000676 raise ConfigOptionError("section", f"{section}. The section was not found in the Vela config file(s)")
Tim Hall1bd531d2020-11-01 20:59:36 +0000677
678 result = str(current_value)
679 if self.vela_config.has_option(section, "inherit"):
680 inheritance_section = self.vela_config.get(section, "inherit")
681 # check for recursion loop
682 if inheritance_section == section:
683 raise ConfigOptionError(
Michael McGeagh7a6f8432020-12-02 15:29:22 +0000684 "inherit", f"{inheritance_section}. This references its own section and recursion is not allowed",
Tim Hall1bd531d2020-11-01 20:59:36 +0000685 )
686 result = self._read_config(inheritance_section, key, result)
687
688 if self.vela_config.has_option(section, key):
689 result = self.vela_config.get(section, key)
690
Tim Hall79d07d22020-04-27 18:20:16 +0100691 return result
Louis Verhaard52078302020-11-18 13:35:06 +0100692
693
Louis Verhaard061eeb42020-11-27 08:24:03 +0100694# Cache for default arch instances, as these are expensive to create
695default_arch_cache = dict()
696
697
Louis Verhaard52078302020-11-18 13:35:06 +0100698def create_default_arch(accelerator: Accelerator) -> ArchitectureFeatures:
699 """Creates architecture features object using default settings"""
Louis Verhaard061eeb42020-11-27 08:24:03 +0100700 if accelerator not in default_arch_cache:
701 default_arch_cache[accelerator] = ArchitectureFeatures(
702 vela_config_files=None,
703 accelerator_config=accelerator.value,
704 system_config=ArchitectureFeatures.DEFAULT_CONFIG,
705 memory_mode=ArchitectureFeatures.DEFAULT_CONFIG,
706 override_block_config=None,
707 block_config_limit=None,
708 max_blockdep=ArchitectureFeatures.MAX_BLOCKDEP,
709 weight_estimation_scaling=1.0,
710 verbose_config=False,
711 )
712 return default_arch_cache[accelerator]