blob: c2e9f24ff630e749c035f4d01d4f1f22ef47a8fe [file] [log] [blame]
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +01001/*
2 * Copyright (c) 2021 Arm Limited.
3 *
4 * SPDX-License-Identifier: MIT
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to
8 * deal in the Software without restriction, including without limitation the
9 * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or
10 * sell copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in all
14 * copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
19 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
22 * SOFTWARE.
23 */
24#include "src/runtime/cpu/operators/CpuGemmDirectConv2d.h"
25
26#include "arm_compute/core/utils/misc/ShapeCalculator.h"
27#include "arm_compute/core/utils/quantization/AsymmHelpers.h"
28#include "arm_compute/runtime/FunctionDescriptors.h"
Michele Di Giorgiod7316eb2021-06-16 11:14:41 +010029#include "src/core/helpers/MemoryHelpers.h"
30#include "src/runtime/cpu/utils/CpuAuxTensorHandler.h"
31
32#include "support/Cast.h"
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +010033
34#include <set>
35
36namespace arm_compute
37{
38namespace cpu
39{
Michele Di Giorgiod7316eb2021-06-16 11:14:41 +010040using namespace arm_compute::experimental;
41using namespace arm_compute::utils::cast;
42
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +010043namespace
44{
45GEMMLowpOutputStageInfo calculate_output_stage_metadata(const ITensorInfo *src, const ITensorInfo *weights, const ITensorInfo *dst, const ActivationLayerInfo &act)
46{
47 // Since we need negative offsets for computing convolution, we need to change QuantizationInfo()
48 // Extract and negate input and weights offset
49 const QuantizationInfo iqinfo = src->quantization_info();
50 const QuantizationInfo wqinfo = weights->quantization_info();
51 const QuantizationInfo oqinfo = (dst->total_size() == 0) ? iqinfo : dst->quantization_info();
52 const UniformQuantizationInfo uoqinfo = oqinfo.uniform();
53 const DataType data_type = src->data_type();
54 // Merge activation with output stage
55 const std::set<ActivationLayerInfo::ActivationFunction> supported_acts = { ActivationLayerInfo::ActivationFunction::RELU,
56 ActivationLayerInfo::ActivationFunction::BOUNDED_RELU,
57 ActivationLayerInfo::ActivationFunction::LU_BOUNDED_RELU
58 };
Sang-Hoon Parkb3be4572021-05-18 10:46:00 +010059 PixelValue type_min{};
60 PixelValue type_max{};
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +010061 std::tie(type_min, type_max) = get_min_max(data_type);
Michele Di Giorgio8ae3cda2021-06-07 15:30:26 +010062 int32_t min_activation = type_min.get<int32_t>();
63 int32_t max_activation = type_max.get<int32_t>();
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +010064 if(supported_acts.count(act.activation()) != 0)
65 {
66 std::tie(min_activation, max_activation) = get_quantized_activation_min_max(act, data_type, uoqinfo);
67 }
68 GEMMLowpOutputStageInfo os_info;
69 os_info.type = GEMMLowpOutputStageType::QUANTIZE_DOWN_FIXEDPOINT;
70 os_info.gemmlowp_offset = uoqinfo.offset;
71 os_info.gemmlowp_min_bound = min_activation;
72 os_info.gemmlowp_max_bound = max_activation;
73 os_info.is_quantized_per_channel = (weights->data_type() == DataType::QSYMM8_PER_CHANNEL);
74 quantization::calculate_quantized_multipliers(iqinfo, wqinfo, oqinfo, os_info);
75 return os_info;
76}
77cpu::AsmGemmInfo init_assembly_metadata(const Conv2dInfo &info, bool is_indirect)
78{
79 cpu::AsmGemmInfo asm_info;
80 asm_info.method = is_indirect ? cpu::AsmConvMethod::Indirect : cpu::AsmConvMethod::Conv;
81 asm_info.ps_info = info.conv_info;
82 asm_info.activation_info = info.act_info;
83 asm_info.depth_output_gemm3d = true;
84 asm_info.reinterpret_input_as_3d = true;
85 asm_info.padding_top = info.conv_info.pad_top();
86 asm_info.padding_left = info.conv_info.pad_left();
87 asm_info.padding_value = 0.f;
88 asm_info.negated_offsets = false;
89 return asm_info;
90}
91} // namespace
92
Michele Di Giorgiod7316eb2021-06-16 11:14:41 +010093CpuGemmDirectConv2d::CpuGemmDirectConv2d()
94 : _gemm_asm_func(std::make_unique<CpuGemmAssemblyDispatch>()),
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +010095 _activation_func(std::make_unique<CpuActivation>()),
96 _weights_permute_func(std::make_unique<CpuPermute>()),
Michele Di Giorgiod7316eb2021-06-16 11:14:41 +010097 _aux_mem(AuxTensorIdx::Count),
98 _perm_weights(),
99 _run_activation(false),
100 _is_prepared(false)
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +0100101{
102}
103
104CpuGemmDirectConv2d::~CpuGemmDirectConv2d() = default;
105
106void CpuGemmDirectConv2d::configure(const ITensorInfo *src, const ITensorInfo *weights, const ITensorInfo *biases, ITensorInfo *dst, const Conv2dInfo &info)
107{
108 ARM_COMPUTE_ERROR_ON_NULLPTR(src, weights, dst);
109 ARM_COMPUTE_ERROR_THROW_ON(CpuGemmDirectConv2d::validate(src,
110 weights,
111 biases != nullptr ? biases : nullptr,
112 dst,
113 info));
Michele Di Giorgiod7316eb2021-06-16 11:14:41 +0100114 _run_activation = info.act_info.enabled() && !_gemm_asm_func->is_activation_supported(info.act_info);
115 _is_prepared = false;
116
117 _weights_permute_func->configure(weights, &_perm_weights, PermutationVector{ 3, 0, 1, 2 });
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +0100118
119 // Configure assembly dispatch
120 cpu::AsmGemmInfo asm_info = init_assembly_metadata(info, false);
121 if(is_data_type_quantized(src->data_type()))
122 {
123 asm_info.output_stage = calculate_output_stage_metadata(src, weights, dst, info.act_info);
124 }
Michele Di Giorgiod7316eb2021-06-16 11:14:41 +0100125 _gemm_asm_func->configure(src, &_perm_weights, biases, dst, asm_info);
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +0100126
127 // Configure activation
Michele Di Giorgiod7316eb2021-06-16 11:14:41 +0100128 if(_run_activation)
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +0100129 {
130 _activation_func->configure(dst, nullptr, info.act_info);
Michele Di Giorgiod7316eb2021-06-16 11:14:41 +0100131 }
132
133 // Add auxiliary memory requirements of the assembly dispatch
134 auto asm_mem_req = _gemm_asm_func->workspace();
135 _aux_mem[AsmGemmWorkspace] = asm_mem_req[AsmGemmWorkspace];
136 _aux_mem[Pretranspose] = asm_mem_req[Pretranspose];
137
138 if(_aux_mem[Pretranspose].size > 0)
139 {
140 // Release permuted weights at the of prepare as they are further transposed by the assembly dispatch
141 _aux_mem[PermutedWeights] = MemoryInfo(offset_int_vec(PermutedWeights), MemoryLifetime::Prepare, weights->total_size());
142 }
143 else
144 {
145 _aux_mem[PermutedWeights] = MemoryInfo(offset_int_vec(PermutedWeights), MemoryLifetime::Persistent, weights->total_size());
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +0100146 }
147}
148Status CpuGemmDirectConv2d::validate(const ITensorInfo *src, const ITensorInfo *weights, const ITensorInfo *biases, const ITensorInfo *dst, const Conv2dInfo &info)
149{
150 ARM_COMPUTE_RETURN_ERROR_ON_NULLPTR(src, weights, dst);
151 ARM_COMPUTE_RETURN_ERROR_ON_DATA_TYPE_CHANNEL_NOT_IN(src, 1, DataType::QASYMM8, DataType::QASYMM8_SIGNED, DataType::BFLOAT16, DataType::F16, DataType::F32);
152 ARM_COMPUTE_RETURN_ERROR_ON_DATA_TYPE_CHANNEL_NOT_IN(weights, 1, DataType::QASYMM8, DataType::QASYMM8_SIGNED, DataType::QSYMM8_PER_CHANNEL, DataType::BFLOAT16, DataType::F16, DataType::F32);
153 ARM_COMPUTE_RETURN_ERROR_ON_MISMATCHING_DATA_LAYOUT(src, weights);
154 ARM_COMPUTE_RETURN_ERROR_ON_MSG(info.num_groups > 1, "Grouping (num_groups != 1) is not supported on Neon");
155 ARM_COMPUTE_RETURN_ERROR_ON_MSG(src->data_layout() != DataLayout::NHWC, "Data layout supported is NHWC");
156 const DataType data_type = src->data_type();
157 const TensorShape i_shape = src->tensor_shape();
158 const TensorShape w_shape = weights->tensor_shape();
159 ARM_COMPUTE_RETURN_ERROR_ON(w_shape[0] != i_shape[0]);
160 ARM_COMPUTE_RETURN_ERROR_ON(info.dilation != Size2D(1U, 1U));
161 ARM_COMPUTE_RETURN_ERROR_ON(weights->num_dimensions() > 4);
162 // Validate biases
163 if(biases != nullptr)
164 {
165 if(is_data_type_quantized_asymmetric(data_type))
166 {
167 ARM_COMPUTE_RETURN_ERROR_ON_DATA_TYPE_CHANNEL_NOT_IN(biases, 1, DataType::S32);
168 }
169 else if(data_type == DataType::BFLOAT16)
170 {
171 ARM_COMPUTE_RETURN_ERROR_ON_DATA_TYPE_CHANNEL_NOT_IN(biases, 1, DataType::F32);
172 }
173 else
174 {
175 ARM_COMPUTE_RETURN_ERROR_ON_MISMATCHING_DATA_TYPES(src, biases);
176 }
177 ARM_COMPUTE_RETURN_ERROR_ON(biases->dimension(0) != weights->dimension(3));
178 ARM_COMPUTE_RETURN_ERROR_ON(biases->num_dimensions() > 1);
179 }
180
181 cpu::AsmGemmInfo asm_info = init_assembly_metadata(info, false);
182 ARM_COMPUTE_RETURN_ON_ERROR(cpu::CpuGemmAssemblyDispatch::validate(src, weights, biases, dst, asm_info));
183 return Status{};
184}
185void CpuGemmDirectConv2d::run(ITensorPack &tensors)
186{
187 prepare(tensors);
188
189 _gemm_asm_func->run(tensors);
190 if(_run_activation)
191 {
192 _activation_func->run(tensors);
193 }
Michele Di Giorgio8ae3cda2021-06-07 15:30:26 +0100194}
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +0100195
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +0100196void CpuGemmDirectConv2d::prepare(ITensorPack &tensors)
197{
198 if(!_is_prepared)
199 {
Michele Di Giorgiod7316eb2021-06-16 11:14:41 +0100200 const ITensor *weights = tensors.get_const_tensor(ACL_SRC_1);
201 ITensor *weights_aux = utils::cast::polymorphic_cast<ITensor *>(tensors.get_tensor(offset_int_vec(PermutedWeights)));
202 ARM_COMPUTE_ERROR_ON_NULLPTR(weights, weights_aux);
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +0100203
Michele Di Giorgiod7316eb2021-06-16 11:14:41 +0100204 CpuAuxTensorHandler permuted_weights(_perm_weights, *weights_aux);
205 ITensorPack permute_tensors{ { ACL_SRC, weights }, { ACL_DST, permuted_weights.get() } };
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +0100206 _weights_permute_func->run(permute_tensors);
207
Michele Di Giorgiod7316eb2021-06-16 11:14:41 +0100208 tensors.add_const_tensor(ACL_SRC_1, permuted_weights.get());
209 // Call prepare of assembly dispatch
210 _gemm_asm_func->prepare(tensors);
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +0100211
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +0100212 _is_prepared = true;
213 }
214}
215
Michele Di Giorgiod7316eb2021-06-16 11:14:41 +0100216experimental::MemoryRequirements CpuGemmDirectConv2d::workspace() const
217{
218 return _aux_mem;
219}
Sang-Hoon Parkd89e2fa2021-05-17 17:04:50 +0100220} // namespace cpu
221} // namespace arm_compute