blob: 15326e37d4567f7ba1a558e2e1ce96c5f8e9c9f6 [file] [log] [blame]
Kristofer Jonsson49bdee82020-04-06 13:21:21 +02001/*
2 * Copyright (c) 2019-2020 Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: Apache-2.0
5 *
6 * Licensed under the Apache License, Version 2.0 (the License); you may
7 * not use this file except in compliance with the License.
8 * You may obtain a copy of the License at
9 *
10 * www.apache.org/licenses/LICENSE-2.0
11 *
12 * Unless required by applicable law or agreed to in writing, software
13 * distributed under the License is distributed on an AS IS BASIS, WITHOUT
14 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
15 * See the License for the specific language governing permissions and
16 * limitations under the License.
17 */
18
Kristofer Jonsson2b201c32020-09-02 16:42:43 +020019/******************************************************************************
20 * Includes
21 ******************************************************************************/
22
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020023#include "ethosu_driver.h"
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020024#include "ethosu_common.h"
Bhavik Pateldae5be02020-06-18 15:25:15 +020025#include "ethosu_config.h"
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020026#include "ethosu_device.h"
Per Åstrand25d78c02020-04-21 14:19:44 +020027
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020028#include <assert.h>
Per Åstrand25d78c02020-04-21 14:19:44 +020029#include <cmsis_compiler.h>
Per Åstrand14ccfee2020-09-25 10:40:20 +020030#include <inttypes.h>
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020031#include <stdbool.h>
Bhavik Patelbf7ae632020-06-11 21:00:16 +020032#include <stddef.h>
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020033#include <stdio.h>
34#include <stdlib.h>
35
Kristofer Jonsson2b201c32020-09-02 16:42:43 +020036/******************************************************************************
37 * Defines
38 ******************************************************************************/
39
40#define MACS_PER_CYCLE_LOG2_MASK 0x000F
41#define SHRAM_SIZE_MASK 0xFF00
42#define SHRAM_SIZE_RIGHT_SHIFT 8
43#define BYTES_IN_32_BITS 4
44#define CUSTOM_OPTION_LENGTH_32_BIT_WORD 1
45#define DRIVER_ACTION_LENGTH_32_BIT_WORD 1
46#define OPTIMIZER_CONFIG_LENGTH_32_BIT_WORD 2
47#define ETHOSU_FOURCC ('1' << 24 | 'P' << 16 | 'O' << 8 | 'C') // "Custom Operator Payload 1"
48#define APB_START_ADDR_MASK 0x0FFF
49#define APB_NUM_REG_BIT_SHIFT 12
50#define BYTES_1KB 1024
51#define PRODUCT_MAJOR_ETHOSU55 (4)
52#define MASK_16_BYTE_ALIGN (0xF)
53#define FAST_MEMORY_BASE_ADDR_INDEX 2
54
55/******************************************************************************
56 * Types
57 ******************************************************************************/
58
59// Driver actions
60enum DRIVER_ACTION_e
61{
62 RESERVED = 0,
63 OPTIMIZER_CONFIG = 1,
64 COMMAND_STREAM = 2,
65 READ_APB_REG = 3,
66 DUMP_SHRAM = 4,
67 NOP = 5,
68};
69
70// Custom data struct
71struct custom_data_s
72{
73 union
74 {
75 // Driver action data
76 struct
77 {
78 // Driver action command (valid values in DRIVER_ACTION_e)
79 uint8_t driver_action_command;
80
81 // reserved
82 uint8_t reserved;
83
84 // Driver action data
85 union
86 {
87 // DA_CMD_OPT_CFG
88 struct
89 {
90 uint16_t rel_nbr : 4;
91 uint16_t patch_nbr : 4;
92 uint16_t opt_cfg_reserved : 8;
93 };
94
95 // DA_CMD_CMSTRM
96 struct
97 {
98 uint16_t length;
99 };
100
101 // DA_CMD_READAPB
102 struct
103 {
104 uint16_t start_address : 12;
105 uint16_t nbr_reg_minus1 : 4;
106 };
107
108 uint16_t driver_action_data;
109 };
110 };
111
112 uint32_t word;
113 };
114};
115
116// optimizer config struct
117struct opt_cfg_s
118{
119 struct custom_data_s da_data;
120 union
121 {
122 struct
123 {
124 uint32_t macs_per_cc : 4;
125 uint32_t cmd_stream_version : 4;
126 uint32_t shram_size : 8;
127 uint32_t reserved1 : 16;
128 };
129 uint32_t npu_cfg;
130 };
131 union
132 {
133 struct
134 {
135 uint32_t version_status : 4;
136 uint32_t version_minor : 4;
137 uint32_t version_major : 4;
138 uint32_t product_major : 4;
139 uint32_t arch_patch_rev : 4;
140 uint32_t arch_minor_rev : 8;
141 uint32_t arch_major_rev : 4;
142 };
143 uint32_t ethosu_id;
144 };
145};
146
147/******************************************************************************
148 * Functions
149 ******************************************************************************/
150
Kristofer Jonssonef387ea2020-08-25 16:32:21 +0200151struct ethosu_driver ethosu_drv = {
Kristofer Jonssonc6e7a1f2020-11-24 09:20:14 +0100152 .dev = {.base_address = NULL, .proto = 0, .pmccntr = {0}, .pmu_evcntr = {0, 0, 0, 0}, .pmu_evtypr = {0, 0, 0, 0}},
Anton Moberg8d65b6f2020-12-21 09:37:18 +0100153 .abort_inference = false,
154 .status_error = false,
155 .dev_power_always_on = false};
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200156
157// IRQ
158static volatile bool irq_triggered = false;
Anton Moberg8d65b6f2020-12-21 09:37:18 +0100159static int ethosu_soft_reset_and_restore(struct ethosu_driver *drv);
Per Åstrand25d78c02020-04-21 14:19:44 +0200160void ethosu_irq_handler(void)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200161{
162 uint8_t irq_raised = 0;
Kristofer Jonsson125429a2020-08-20 16:52:23 +0200163
164 LOG_DEBUG("Interrupt. status=0x%08x, qread=%d\n",
165 ethosu_read_reg(&ethosu_drv.dev, NPU_REG_STATUS),
166 ethosu_read_reg(&ethosu_drv.dev, NPU_REG_QREAD));
167
168 // Verify that interrupt has been raised
Bhavik Pateldae5be02020-06-18 15:25:15 +0200169 (void)ethosu_is_irq_raised(&ethosu_drv.dev, &irq_raised);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200170 ASSERT(irq_raised == 1);
171 irq_triggered = true;
Kristofer Jonsson125429a2020-08-20 16:52:23 +0200172
173 // Clear interrupt
Bhavik Pateldae5be02020-06-18 15:25:15 +0200174 (void)ethosu_clear_irq_status(&ethosu_drv.dev);
Kristofer Jonsson125429a2020-08-20 16:52:23 +0200175
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200176 // Verify that interrupt has been successfully cleared
Bhavik Pateldae5be02020-06-18 15:25:15 +0200177 (void)ethosu_is_irq_raised(&ethosu_drv.dev, &irq_raised);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200178 ASSERT(irq_raised == 0);
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200179
180 if (ethosu_status_has_error(&ethosu_drv.dev))
181 {
Anton Moberg8d65b6f2020-12-21 09:37:18 +0100182 ethosu_soft_reset_and_restore(&ethosu_drv);
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200183 ethosu_drv.status_error = true;
184 }
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200185}
186
Bhavik Pateldae5be02020-06-18 15:25:15 +0200187static inline void wait_for_irq(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200188{
189 while (1)
190 {
191 __disable_irq();
Bhavik Pateldae5be02020-06-18 15:25:15 +0200192 if (irq_triggered || drv->abort_inference)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200193 {
194 __enable_irq();
195 break;
196 }
197
Per Åstrand25d78c02020-04-21 14:19:44 +0200198 __WFI();
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200199
200 __enable_irq();
201 }
202}
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200203
Bhavik Pateldae5be02020-06-18 15:25:15 +0200204static int handle_optimizer_config(struct ethosu_driver *drv, struct opt_cfg_s *opt_cfg_p);
205static int handle_command_stream(struct ethosu_driver *drv,
206 const uint8_t *cmd_stream,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200207 const int cms_length,
208 const uint64_t *base_addr,
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200209 const size_t *base_addr_size,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200210 const int num_base_addr);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200211static int read_apb_reg(struct ethosu_driver *drv, uint16_t);
212static int dump_shram(struct ethosu_driver *drv);
213static void dump_npu_register(struct ethosu_driver *drv, int npu_reg, int npu_reg_end);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200214static void dump_command_stream(const uint32_t *cmd_stream, const int cms_length, int qread);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200215static void npu_axi_init(struct ethosu_driver *drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200216
Per Åstrande6498f02020-11-09 15:33:12 +0100217int ethosu_init_v3(const void *base_address,
218 const void *fast_memory,
219 const size_t fast_memory_size,
220 uint32_t secure_enable,
221 uint32_t privilege_enable)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200222{
223 int return_code = 0;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200224
Bhavik Patel033bb1b2020-12-17 15:33:33 +0100225 LOG_INFO("%s. base_address=%p, fast_memory=%p, fast_memory_size=%zu, secure=%" PRIu32 ", privileged=%" PRIu32 "\n",
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200226 __FUNCTION__,
227 base_address,
228 fast_memory,
Per Åstrande6498f02020-11-09 15:33:12 +0100229 fast_memory_size,
230 secure_enable,
231 privilege_enable);
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200232
Per Åstrandc6c1db12020-09-28 08:41:45 +0200233 ethosu_drv.fast_memory = (uint32_t)fast_memory;
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200234 ethosu_drv.fast_memory_size = fast_memory_size;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200235
Per Åstrande6498f02020-11-09 15:33:12 +0100236 if (ETHOSU_SUCCESS != ethosu_dev_init(&ethosu_drv.dev, base_address, secure_enable, privilege_enable))
Bhavik Pateldae5be02020-06-18 15:25:15 +0200237 {
238 LOG_ERR("Failed in ethosu_dev_init");
239 return -1;
240 }
241
242 if (ETHOSU_SUCCESS != ethosu_set_clock_and_power(&ethosu_drv.dev, ETHOSU_CLOCK_Q_DISABLE, ETHOSU_POWER_Q_DISABLE))
Bhavik Patele645fed2020-06-12 14:46:47 +0200243 {
244 LOG_ERR("Failed to disable clock-q & power-q for Ethos-U\n");
245 return -1;
246 }
247
Per Åstrand849cf692020-11-24 07:39:55 +0100248 if (ETHOSU_SUCCESS != ethosu_soft_reset(&ethosu_drv.dev))
249 {
250 return -1;
251 }
Kristofer Jonssondaa0d202020-05-12 12:23:16 +0200252
Bhavik Pateldae5be02020-06-18 15:25:15 +0200253 if (ETHOSU_SUCCESS != ethosu_wait_for_reset(&ethosu_drv.dev))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200254 {
255 LOG_ERR("Failed reset of Ethos-U\n");
256 return -1;
257 }
Anton Moberg8d65b6f2020-12-21 09:37:18 +0100258
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200259 ethosu_drv.status_error = false;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200260
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200261 return return_code;
262}
263
264int ethosu_get_version(struct ethosu_version *version)
265{
266 int return_code = 0;
267
268 if (NULL != version)
269 {
270 struct ethosu_id id;
271 struct ethosu_config cfg;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200272 (void)ethosu_get_id(&ethosu_drv.dev, &id);
273 (void)ethosu_get_config(&ethosu_drv.dev, &cfg);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200274
275 version->id.version_status = id.version_status;
276 version->id.version_minor = id.version_minor;
277 version->id.version_major = id.version_major;
278 version->id.product_major = id.product_major;
279 version->id.arch_patch_rev = id.arch_patch_rev;
280 version->id.arch_minor_rev = id.arch_minor_rev;
281 version->id.arch_major_rev = id.arch_major_rev;
282 version->id.driver_patch_rev = ETHOSU_DRIVER_VERSION_PATCH;
283 version->id.driver_minor_rev = ETHOSU_DRIVER_VERSION_MINOR;
284 version->id.driver_major_rev = ETHOSU_DRIVER_VERSION_MAJOR;
285 version->cfg.macs_per_cc = cfg.macs_per_cc;
286 version->cfg.cmd_stream_version = cfg.cmd_stream_version;
287 version->cfg.shram_size = cfg.shram_size;
288 }
289 else
290 {
291 return_code = -1;
292 }
293
294 return return_code;
295}
296
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200297int ethosu_invoke_v2(const void *custom_data_ptr,
298 const int custom_data_size,
299 const uint64_t *base_addr,
300 const size_t *base_addr_size,
301 const int num_base_addr)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200302{
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200303 const struct custom_data_s *data_ptr = custom_data_ptr;
304 const struct custom_data_s *data_end = custom_data_ptr + custom_data_size;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200305 int return_code = 0;
306
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200307 LOG_INFO("%s\n", __FUNCTION__);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200308
309 // First word in custom_data_ptr should contain "Custom Operator Payload 1"
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200310 if (data_ptr->word != ETHOSU_FOURCC)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200311 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200312 LOG_ERR("Custom Operator Payload: %" PRIu32 " is not correct, expected %x\n", data_ptr->word, ETHOSU_FOURCC);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200313 return -1;
314 }
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200315
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200316 // Custom data length must be a multiple of 32 bits
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200317 if ((custom_data_size % BYTES_IN_32_BITS) != 0)
318 {
319 LOG_ERR("ethosu_invoke ERROR custom_data_size=0x%x not a multiple of 4\n", custom_data_size);
320 return -1;
321 }
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200322
323 ++data_ptr;
324
325 // Adjust base address to fast memory area
Per Åstrandc8019012020-09-28 08:44:42 +0200326 if (ethosu_drv.fast_memory != 0 && num_base_addr >= FAST_MEMORY_BASE_ADDR_INDEX)
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200327 {
328 uint64_t *fast_memory = (uint64_t *)&base_addr[FAST_MEMORY_BASE_ADDR_INDEX];
329
330 if (base_addr_size != NULL && base_addr_size[FAST_MEMORY_BASE_ADDR_INDEX] > ethosu_drv.fast_memory_size)
331 {
Kristofer Jonsson4c94b302020-11-06 10:33:21 +0100332 LOG_ERR("Fast memory area too small. fast_memory_size=%u, base_addr_size=%u\n",
333 ethosu_drv.fast_memory_size,
334 base_addr_size[FAST_MEMORY_BASE_ADDR_INDEX]);
335 return -1;
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200336 }
Kristofer Jonsson4c94b302020-11-06 10:33:21 +0100337
338 *fast_memory = ethosu_drv.fast_memory;
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200339 }
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200340
Anton Moberg8d65b6f2020-12-21 09:37:18 +0100341 if (!ethosu_drv.dev_power_always_on)
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200342 {
Anton Moberg8d65b6f2020-12-21 09:37:18 +0100343 if (ethosu_drv.dev.proto != ethosu_read_reg(&ethosu_drv.dev, NPU_REG_PROT))
Per Åstrand849cf692020-11-24 07:39:55 +0100344 {
Anton Moberg8d65b6f2020-12-21 09:37:18 +0100345 if (ETHOSU_SUCCESS != ethosu_soft_reset(&ethosu_drv.dev))
346 {
347 return -1;
348 }
Per Åstrand849cf692020-11-24 07:39:55 +0100349 }
Anton Moberg8d65b6f2020-12-21 09:37:18 +0100350 ethosu_set_clock_and_power(&ethosu_drv.dev, ETHOSU_CLOCK_Q_ENABLE, ETHOSU_POWER_Q_DISABLE);
351 ethosu_restore_pmu_config(&ethosu_drv.dev);
352 npu_axi_init(&ethosu_drv);
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200353 }
Kristofer Jonssonc6e7a1f2020-11-24 09:20:14 +0100354
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200355 ethosu_drv.status_error = false;
Kristofer Jonsson125429a2020-08-20 16:52:23 +0200356
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200357 while (data_ptr < data_end)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200358 {
Bhavik Patele645fed2020-06-12 14:46:47 +0200359 int ret = 0;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200360 switch (data_ptr->driver_action_command)
361 {
362 case OPTIMIZER_CONFIG:
363 LOG_INFO("ethosu_invoke OPTIMIZER_CONFIG\n");
364 struct opt_cfg_s *opt_cfg_p = (struct opt_cfg_s *)data_ptr;
365
Bhavik Pateldae5be02020-06-18 15:25:15 +0200366 ret = handle_optimizer_config(&ethosu_drv, opt_cfg_p);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200367 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD + OPTIMIZER_CONFIG_LENGTH_32_BIT_WORD;
368 break;
369 case COMMAND_STREAM:
370 LOG_INFO("ethosu_invoke COMMAND_STREAM\n");
371 void *command_stream = (uint8_t *)(data_ptr) + sizeof(struct custom_data_s);
372 int cms_length = (data_ptr->reserved << 16) | data_ptr->length;
373
Bhavik Pateldae5be02020-06-18 15:25:15 +0200374 ethosu_drv.abort_inference = false;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200375 // It is safe to clear this flag without atomic, because npu is not running.
376 irq_triggered = false;
377
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200378 ret = handle_command_stream(
379 &ethosu_drv, command_stream, cms_length, base_addr, base_addr_size, num_base_addr);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200380
Bhavik Pateldae5be02020-06-18 15:25:15 +0200381 if (return_code == -1 && ethosu_drv.abort_inference)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200382 {
383 uint32_t qread = 0;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200384 ethosu_get_qread(&ethosu_drv.dev, &qread);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200385 LOG_ERR("NPU timeout\n");
386 dump_command_stream(command_stream, cms_length, qread);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200387 dump_npu_register(&ethosu_drv, 0x200, 0x2BF);
388 dump_npu_register(&ethosu_drv, 0x800, 0xB3F);
389 dump_shram(&ethosu_drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200390 }
391
392 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD + cms_length;
393 break;
394 case READ_APB_REG:
395 LOG_INFO("ethosu_invoke READ_APB_REG\n");
Bhavik Pateldae5be02020-06-18 15:25:15 +0200396 ret = read_apb_reg(&ethosu_drv, data_ptr->driver_action_data);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200397 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD;
398 break;
399 case DUMP_SHRAM:
400 LOG_INFO("ethosu_invoke DUMP_SHRAM\n");
Bhavik Pateldae5be02020-06-18 15:25:15 +0200401 ret = dump_shram(&ethosu_drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200402 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD;
403 break;
404 case NOP:
405 LOG_INFO("ethosu_invoke NOP\n");
406 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD;
407 break;
408 default:
409 LOG_ERR("ethosu_invoke UNSUPPORTED driver_action_command %d \n", data_ptr->driver_action_command);
Bhavik Patele645fed2020-06-12 14:46:47 +0200410 ret = -1;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200411 break;
412 }
Bhavik Patele645fed2020-06-12 14:46:47 +0200413 if (ret != 0)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200414 {
Bhavik Patele645fed2020-06-12 14:46:47 +0200415 return_code = -1;
416 break;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200417 }
418 }
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200419
Anton Moberg8d65b6f2020-12-21 09:37:18 +0100420 if (!ethosu_drv.status_error && !ethosu_drv.dev_power_always_on)
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200421 {
Kristofer Jonsson4dc73dc2020-10-16 12:33:47 +0200422 ethosu_save_pmu_counters(&ethosu_drv.dev);
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200423 ethosu_set_clock_and_power(&ethosu_drv.dev, ETHOSU_CLOCK_Q_ENABLE, ETHOSU_POWER_Q_ENABLE);
424 }
Kristofer Jonsson2b201c32020-09-02 16:42:43 +0200425
Bhavik Patele645fed2020-06-12 14:46:47 +0200426 return return_code;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200427}
428
429void ethosu_abort(void)
430{
Bhavik Pateldae5be02020-06-18 15:25:15 +0200431 ethosu_drv.abort_inference = true;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200432}
433
Anton Moberg8d65b6f2020-12-21 09:37:18 +0100434void ethosu_set_power_mode(bool always_on)
435{
436 ethosu_drv.dev_power_always_on = always_on;
437
438 if (always_on)
439 {
440 npu_axi_init(&ethosu_drv);
441 }
442}
443
444static int ethosu_soft_reset_and_restore(struct ethosu_driver *drv)
445{
446
447 if (ETHOSU_SUCCESS != ethosu_soft_reset(&drv->dev))
448 {
449 return -1;
450 }
451
452 ethosu_set_clock_and_power(&drv->dev, ETHOSU_CLOCK_Q_ENABLE, ETHOSU_POWER_Q_DISABLE);
453
454 npu_axi_init(drv);
455 ethosu_restore_pmu_config(&drv->dev);
456
457 return 0;
458}
459
Bhavik Pateldae5be02020-06-18 15:25:15 +0200460static int handle_optimizer_config(struct ethosu_driver *drv, struct opt_cfg_s *opt_cfg_p)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200461{
462 struct ethosu_config cfg;
463 struct ethosu_id id;
464 int return_code = 0;
465
466 LOG_INFO("handle_optimizer_config:\n");
467 LOG_INFO("Optimizer release nbr: %d patch: %d\n", opt_cfg_p->da_data.rel_nbr, opt_cfg_p->da_data.patch_nbr);
468 LOG_INFO("Optimizer config cmd_stream_version: %d macs_per_cc: %d shram_size: %d\n",
469 opt_cfg_p->cmd_stream_version,
470 opt_cfg_p->macs_per_cc,
471 opt_cfg_p->shram_size);
472 LOG_INFO("Optimizer config Ethos-U version: %d.%d.%d\n",
473 opt_cfg_p->arch_major_rev,
474 opt_cfg_p->arch_minor_rev,
475 opt_cfg_p->arch_patch_rev);
476
Bhavik Pateldae5be02020-06-18 15:25:15 +0200477 (void)ethosu_get_config(&drv->dev, &cfg);
478 (void)ethosu_get_id(&drv->dev, &id);
Per Åstrand14ccfee2020-09-25 10:40:20 +0200479 LOG_INFO("Ethos-U config cmd_stream_version: %" PRIu32 " macs_per_cc: %" PRIu32 " shram_size: %" PRIu32 "\n",
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200480 cfg.cmd_stream_version,
481 cfg.macs_per_cc,
482 cfg.shram_size);
Per Åstrand14ccfee2020-09-25 10:40:20 +0200483 LOG_INFO("Ethos-U version: %" PRIu32 ".%" PRIu32 ".%" PRIu32 "\n",
484 id.arch_major_rev,
485 id.arch_minor_rev,
486 id.arch_patch_rev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200487
488 if ((cfg.macs_per_cc != opt_cfg_p->macs_per_cc) || (cfg.shram_size != opt_cfg_p->shram_size) ||
489 (cfg.cmd_stream_version != opt_cfg_p->cmd_stream_version))
490 {
491 if (cfg.macs_per_cc != opt_cfg_p->macs_per_cc)
492 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200493 LOG_ERR("NPU config mismatch: npu.macs_per_cc=%" PRIu32 " optimizer.macs_per_cc=%d\n",
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200494 cfg.macs_per_cc,
495 opt_cfg_p->macs_per_cc);
496 }
497 if (cfg.shram_size != opt_cfg_p->shram_size)
498 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200499 LOG_ERR("NPU config mismatch: npu.shram_size=%" PRIu32 " optimizer.shram_size=%d\n",
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200500 cfg.shram_size,
501 opt_cfg_p->shram_size);
502 }
503 if (cfg.cmd_stream_version != opt_cfg_p->cmd_stream_version)
504 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200505 LOG_ERR("NPU config mismatch: npu.cmd_stream_version=%" PRIu32 " optimizer.cmd_stream_version=%d\n",
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200506 cfg.cmd_stream_version,
507 opt_cfg_p->cmd_stream_version);
508 }
509 return_code = -1;
510 }
511
Bhavik Patel790ef362020-06-03 10:05:28 +0200512 if ((id.product_major == PRODUCT_MAJOR_ETHOSU55) &&
Douglas Troha60d50ae2020-06-15 12:48:10 +0200513 ((id.arch_major_rev != opt_cfg_p->arch_major_rev) || (id.arch_minor_rev != opt_cfg_p->arch_minor_rev)))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200514 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200515 LOG_ERR("NPU arch mismatch: npu.arch=%" PRIu32 ".%" PRIu32 ".%" PRIu32 " optimizer.arch=%d.%d.%d\n",
Bhavik Patel790ef362020-06-03 10:05:28 +0200516 id.arch_major_rev,
517 id.arch_minor_rev,
518 id.arch_patch_rev,
519 opt_cfg_p->arch_major_rev,
520 opt_cfg_p->arch_minor_rev,
521 opt_cfg_p->arch_patch_rev);
522 return_code = -1;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200523 }
524
525#if !defined(LOG_ENABLED)
526 UNUSED(opt_cfg_p);
527#endif
528 return return_code;
529}
530
Bhavik Pateldae5be02020-06-18 15:25:15 +0200531static void npu_axi_init(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200532{
Bhavik Pateldae5be02020-06-18 15:25:15 +0200533 ethosu_set_qconfig(&drv->dev, NPU_QCONFIG);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200534
Bhavik Pateldae5be02020-06-18 15:25:15 +0200535 ethosu_set_regioncfg(&drv->dev, 0, NPU_REGIONCFG_0);
536 ethosu_set_regioncfg(&drv->dev, 1, NPU_REGIONCFG_1);
537 ethosu_set_regioncfg(&drv->dev, 2, NPU_REGIONCFG_2);
538 ethosu_set_regioncfg(&drv->dev, 3, NPU_REGIONCFG_3);
539 ethosu_set_regioncfg(&drv->dev, 4, NPU_REGIONCFG_4);
540 ethosu_set_regioncfg(&drv->dev, 5, NPU_REGIONCFG_5);
541 ethosu_set_regioncfg(&drv->dev, 6, NPU_REGIONCFG_6);
542 ethosu_set_regioncfg(&drv->dev, 7, NPU_REGIONCFG_7);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200543
Bhavik Pateldae5be02020-06-18 15:25:15 +0200544 (void)ethosu_set_axi_limit0(&drv->dev,
545 AXI_LIMIT0_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200546 AXI_LIMIT0_MEM_TYPE,
547 AXI_LIMIT0_MAX_OUTSTANDING_READS,
548 AXI_LIMIT0_MAX_OUTSTANDING_WRITES);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200549 (void)ethosu_set_axi_limit1(&drv->dev,
550 AXI_LIMIT1_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200551 AXI_LIMIT1_MEM_TYPE,
552 AXI_LIMIT1_MAX_OUTSTANDING_READS,
553 AXI_LIMIT1_MAX_OUTSTANDING_WRITES);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200554 (void)ethosu_set_axi_limit2(&drv->dev,
555 AXI_LIMIT2_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200556 AXI_LIMIT2_MEM_TYPE,
557 AXI_LIMIT2_MAX_OUTSTANDING_READS,
558 AXI_LIMIT2_MAX_OUTSTANDING_WRITES);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200559 (void)ethosu_set_axi_limit3(&drv->dev,
560 AXI_LIMIT3_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200561 AXI_LIMIT3_MEM_TYPE,
562 AXI_LIMIT3_MAX_OUTSTANDING_READS,
563 AXI_LIMIT3_MAX_OUTSTANDING_WRITES);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200564}
565
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200566/* Default implementation to flush the data cache. Override if available on the targeted device.
567 * Passing NULL as p argument expects the whole cache to be flushed.
568 */
569void __attribute__((weak)) ethosu_flush_dcache(uint32_t *p, size_t bytes)
570{
571 (void)p;
572 (void)bytes;
573}
574
575/* Default implementation to invalidate the data cache. Override if available on the targeted device.
576 * Passing NULL as p argument expects the whole cache to be flushed.
577 */
578void __attribute__((weak)) ethosu_invalidate_dcache(uint32_t *p, size_t bytes)
579{
580 (void)p;
581 (void)bytes;
582}
583
Bhavik Pateldae5be02020-06-18 15:25:15 +0200584static int handle_command_stream(struct ethosu_driver *drv,
585 const uint8_t *cmd_stream,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200586 const int cms_length,
587 const uint64_t *base_addr,
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200588 const size_t *base_addr_size,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200589 const int num_base_addr)
590{
Kristofer Jonssonc6e7a1f2020-11-24 09:20:14 +0100591 uint32_t qread = 0;
592 uint32_t cms_bytes = cms_length * BYTES_IN_32_BITS;
593 ptrdiff_t cmd_stream_ptr = (ptrdiff_t)cmd_stream;
594
Kristofer Jonsson125429a2020-08-20 16:52:23 +0200595 LOG_INFO("handle_command_stream: cmd_stream=%p, cms_length %d\n", cmd_stream, cms_length);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200596
Bhavik Patelbf7ae632020-06-11 21:00:16 +0200597 if (0 != ((ptrdiff_t)cmd_stream & MASK_16_BYTE_ALIGN))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200598 {
Bhavik Patelbf7ae632020-06-11 21:00:16 +0200599 LOG_ERR("Error: Command stream addr %p not aligned to 16 bytes\n", cmd_stream);
600 return -1;
601 }
602
603 bool base_addr_invalid = false;
604 for (int i = 0; i < num_base_addr; i++)
605 {
606 if (0 != (base_addr[i] & MASK_16_BYTE_ALIGN))
607 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200608 LOG_ERR("Error: Base addr %d: 0x%llx not aligned to 16 bytes\n", i, base_addr[i]);
Bhavik Patelbf7ae632020-06-11 21:00:16 +0200609 base_addr_invalid = true;
610 }
611 }
Kristofer Jonssonc6e7a1f2020-11-24 09:20:14 +0100612
Bhavik Patelbf7ae632020-06-11 21:00:16 +0200613 if (base_addr_invalid)
614 {
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200615 return -1;
616 }
Kristofer Jonssonc6e7a1f2020-11-24 09:20:14 +0100617
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200618 /* Flush the cache if available on our CPU.
619 * The upcasting to uin32_t* is ok since the pointer never is dereferenced.
620 * The base_addr_size is null if invoking from prior to invoke_V2, in that case
621 * the whole cache is being flushed.
622 */
623
624 if (base_addr_size != NULL)
625 {
Kristofer Jonssonc6e7a1f2020-11-24 09:20:14 +0100626 ethosu_flush_dcache((uint32_t *)cmd_stream_ptr, cms_bytes);
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200627 for (int i = 0; i < num_base_addr; i++)
628 {
Bhavik Patel033bb1b2020-12-17 15:33:33 +0100629 ethosu_flush_dcache((uint32_t *)(uintptr_t)base_addr[i], base_addr_size[i]);
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200630 }
631 }
632 else
633 {
634 ethosu_flush_dcache(NULL, 0);
635 }
636
Bhavik Pateldae5be02020-06-18 15:25:15 +0200637 if (ETHOSU_SUCCESS != ethosu_run_command_stream(&drv->dev, cmd_stream, cms_bytes, base_addr, num_base_addr))
Bhavik Patel790ef362020-06-03 10:05:28 +0200638 {
639 return -1;
640 }
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200641
Bhavik Pateldae5be02020-06-18 15:25:15 +0200642 wait_for_irq(drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200643
Bhavik Patel5f8dad12020-09-30 09:06:52 +0200644 if (drv->status_error)
645 {
646 return -1;
647 }
648
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200649 if (base_addr_size != NULL)
650 {
651 for (int i = 0; i < num_base_addr; i++)
652 {
Bhavik Patel033bb1b2020-12-17 15:33:33 +0100653 ethosu_invalidate_dcache((uint32_t *)(uintptr_t)base_addr[i], base_addr_size[i]);
Per Åstrand3c8afcc2020-10-20 10:29:59 +0200654 }
655 }
656 else
657 {
658 ethosu_invalidate_dcache(NULL, 0);
659 }
660
Bhavik Pateldae5be02020-06-18 15:25:15 +0200661 (void)ethosu_get_qread(&drv->dev, &qread);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200662 if (qread != cms_bytes)
663 {
Kristofer Jonsson4dc73dc2020-10-16 12:33:47 +0200664 LOG_WARN(
Per Åstrand14ccfee2020-09-25 10:40:20 +0200665 "Failure: IRQ received but qread (%" PRIu32 ") not at end of stream (%" PRIu32 ").\n", qread, cms_bytes);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200666 return -1;
667 }
668
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200669 return 0;
670}
671
Bhavik Pateldae5be02020-06-18 15:25:15 +0200672static int read_apb_reg(struct ethosu_driver *drv, uint16_t da_data)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200673{
674 uint32_t *reg_p;
675 uint32_t start_address = (uint32_t)(da_data & APB_START_ADDR_MASK);
676 uint16_t num_reg = (da_data >> APB_NUM_REG_BIT_SHIFT) + 1;
677
678 reg_p = (uint32_t *)malloc(num_reg * sizeof(uint32_t));
679 if (reg_p == NULL)
680 {
681 LOG_INFO("read_apb_reg, Error! memory not allocated.");
682 return -1;
683 }
684
Bhavik Pateldae5be02020-06-18 15:25:15 +0200685 if (ETHOSU_SUCCESS == ethosu_read_apb_reg(&drv->dev, start_address, num_reg, reg_p))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200686 {
687 for (int i = 0; i < num_reg; i++)
688 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200689 LOG_INFO(
690 "NPU_REG ADDR 0x%04" PRIu32 " = 0x%08" PRIu32 "\n", (start_address + (i * BYTES_IN_32_BITS)), reg_p[i]);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200691 }
692 }
693 else
694 {
695 free(reg_p);
696 return -1;
697 }
698
699 free(reg_p);
700 return 0;
701}
702
Bhavik Pateldae5be02020-06-18 15:25:15 +0200703static int dump_shram(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200704{
705 struct ethosu_config cfg;
706 uint32_t *shram_p;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200707 (void)ethosu_get_config(&drv->dev, &cfg);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200708
Per Åstrand14ccfee2020-09-25 10:40:20 +0200709 LOG_INFO("dump_shram size = %" PRIu32 " KB\n", cfg.shram_size);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200710
711 shram_p = (uint32_t *)malloc(BYTES_1KB);
712 if (shram_p == NULL)
713 {
714 LOG_ERR("read_shram, Error! memory not allocated.");
715 return -1;
716 }
717
718 for (uint32_t i = 0; i < cfg.shram_size; i++)
719 {
Bhavik Pateldae5be02020-06-18 15:25:15 +0200720 ethosu_get_shram_data(&drv->dev, i, (uint32_t *)shram_p);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200721 // Output 1KB of SHRAM
Per Åstrand14ccfee2020-09-25 10:40:20 +0200722 LOG_INFO("***SHRAM SECTION %" PRIu32 "***\n", i);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200723 for (int j = 0; j < (BYTES_1KB / BYTES_IN_32_BITS); j++)
724 {
Per Åstrand14ccfee2020-09-25 10:40:20 +0200725 LOG_INFO("[0x%04" PRIx32 "] %" PRIx32 "\n", (i * 1024 + j * 4), shram_p[j]);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200726 }
727 }
728 free(shram_p);
729
730 return 0;
731}
732
733typedef struct
734{
735 int number;
736 const char *name;
737} name_lookup_t;
738
739static const name_lookup_t npu_reg_name_tbl[] = {
740 {0x200, "KERNEL_X"},
741 {0x204, "KERNEL_Y"},
742 {0x208, "KERNEL_W_M1"},
743 {0x20C, "KERNEL_H_M1"},
744 {0x210, "OFM_CBLK_WIDTH_M1"},
745 {0x214, "OFM_CBLK_HEIGHT_M1"},
746 {0x218, "OFM_CBLK_DEPTH_M1"},
747 {0x21c, "IFM_CBLK_DEPTH_M1"},
748 {0x220, "OFM_X"},
749 {0x224, "OFM_Y"},
750 {0x228, "OFM_Z"},
751 {0x22C, "IFM_Z"},
752 {0x230, "PAD_TOP"},
753 {0x234, "PAD_LEFT"},
754 {0x238, "IFM_CBLK_WIDTH"},
755 {0x23C, "IFM_CBLK_HEIGHT"},
756 {0x240, "DMA_IFM_SRC"},
757 {0x244, "DMA_IFM_SRC_HI"},
758 {0x248, "DMA_IFM_DST"},
759 {0x24c, "DMA_OFM_SRC"},
760 {0x250, "DMA_OFM_DST"},
761 {0x254, "DMA_OFM_DST_HI"},
762 {0x258, "DMA_WEIGHT_SRC"},
763 {0x25c, "DMA_WEIGHT_SRC_HI"},
764 {0x260, "DMA_CMD_SRC"},
765 {0x264, "DMA_CMD_SRC_HI"},
766 {0x268, "DMA_CMD_SIZE"},
767 {0x26c, "DMA_M2M_SRC"},
768 {0x270, "DMA_M2M_SRC_HI"},
769 {0x274, "DMA_M2M_DST"},
770 {0x278, "DMA_M2M_DST_HI"},
771 {0x27c, "CURRENT_QREAD"},
772 {0x280, "DMA_SCALE_SRC"},
773 {0x284, "DMA_SCALE_SRC_HI"},
774 {0x2BC, "CURRENT_CMD"},
775 {0x800, "IFM_PAD_TOP"},
776 {0x804, "IFM_PAD_LEFT"},
777 {0x808, "IFM_PAD_RIGHT"},
778 {0x80C, "IFM_PAD_BOTTOM"},
779 {0x810, "IFM_DEPTH_M1"},
780 {0x814, "IFM_PRECISION"},
781 {0x81C, "IFM_UPSCALE"},
782 {0x824, "IFM_ZERO_POINT"},
783 {0x828, "IFM_WIDTH0_M1"},
784 {0x82C, "IFM_HEIGHT0_M1"},
785 {0x830, "IFM_HEIGHT1_M1"},
786 {0x834, "IFM_IB_END"},
787 {0x83C, "IFM_REGION"},
788 {0x844, "OFM_WIDTH_M1"},
789 {0x848, "OFM_HEIGHT_M1"},
790 {0x84C, "OFM_DEPTH_M1"},
791 {0x850, "OFM_PRECISION"},
792 {0x854, "OFM_BLK_WIDTH_M1"},
793 {0x858, "OFM_BLK_HEIGHT_M1"},
794 {0x85C, "OFM_BLK_DEPTH_M1"},
795 {0x860, "OFM_ZERO_POINT"},
796 {0x868, "OFM_WIDTH0_M1"},
797 {0x86C, "OFM_HEIGHT0_M1"},
798 {0x870, "OFM_HEIGHT1_M1"},
799 {0x87C, "OFM_REGION"},
800 {0x880, "KERNEL_WIDTH_M1"},
801 {0x884, "KERNEL_HEIGHT_M1"},
802 {0x888, "KERNEL_STRIDE"},
803 {0x88C, "PARALLEL_MODE"},
804 {0x890, "ACC_FORMAT"},
805 {0x894, "ACTIVATION"},
806 {0x898, "ACTIVATION_MIN"},
807 {0x89C, "ACTIVATION_MAX"},
808 {0x8A0, "WEIGHT_REGION"},
809 {0x8A4, "SCALE_REGION"},
810 {0x8B4, "AB_START"},
811 {0x8BC, "BLOCKDEP"},
812 {0x8C0, "DMA0_SRC_REGION"},
813 {0x8C4, "DMA0_DST_REGION"},
814 {0x8C8, "DMA0_SIZE0"},
815 {0x8CC, "DMA0_SIZE1"},
816 {0x900, "IFM2_BROADCAST"},
817 {0x904, "IFM2_SCALAR"},
818 {0x924, "IFM2_ZERO_POINT"},
819 {0x928, "IFM2_WIDTH0_M1"},
820 {0x92C, "IFM2_HEIGHT0_M1"},
821 {0x930, "IFM2_HEIGHT1_M1"},
822 {0x934, "IFM2_IB_START"},
823 {0x93C, "IFM2_REGION"},
824 {0xA00, "IFM_BASE0"},
825 {0xA04, "IFM_BASE0_HI"},
826 {0xA08, "IFM_BASE1"},
827 {0xA0C, "IFM_BASE1_HI"},
828 {0xA10, "IFM_BASE2"},
829 {0xA14, "IFM_BASE2_HI"},
830 {0xA18, "IFM_BASE3"},
831 {0xA1C, "IFM_BASE3_HI"},
832 {0xA20, "IFM_STRIDE_X"},
833 {0xA24, "IFM_STRIDE_X_HI"},
834 {0xA28, "IFM_STRIDE_Y"},
835 {0xA2C, "IFM_STRIDE_Y_HI"},
836 {0xA30, "IFM_STRIDE_C"},
837 {0xA34, "IFM_STRIDE_C_HI"},
838 {0xA40, "OFM_BASE0"},
839 {0xA44, "OFM_BASE0_HI"},
840 {0xA48, "OFM_BASE1"},
841 {0xA4C, "OFM_BASE1_HI"},
842 {0xA50, "OFM_BASE2"},
843 {0xA54, "OFM_BASE2_HI"},
844 {0xA58, "OFM_BASE3"},
845 {0xA5C, "OFM_BASE3_HI"},
846 {0xA60, "OFM_STRIDE_X"},
847 {0xA64, "OFM_STRIDE_X_HI"},
848 {0xA68, "OFM_STRIDE_Y"},
849 {0xA6C, "OFM_STRIDE_Y_HI"},
850 {0xA70, "OFM_STRIDE_C"},
851 {0xA74, "OFM_STRIDE_C_HI"},
852 {0xA80, "WEIGHT_BASE"},
853 {0xA84, "WEIGHT_BASE_HI"},
854 {0xA88, "WEIGHT_LENGTH"},
855 {0xA8C, "WEIGHT_LENGTH_HI"},
856 {0xA90, "SCALE_BASE"},
857 {0xA94, "SCALE_BASE_HI"},
858 {0xA98, "SCALE_LENGTH"},
859 {0xAA0, "OFM_SCALE"},
860 {0xAA4, "OFM_SCALE_SHIFT"},
861 {0xAA8, "OPA_SCALE "},
862 {0xAB0, "OPB_SCALE"},
863 {0xAC0, "DMA0_SRC"},
864 {0xAC4, "DMA0_SRC_HI"},
865 {0xAC8, "DMA0_DST"},
866 {0xACC, "DMA0_DST_HI"},
867 {0xAD0, "DMA0_LEN"},
868 {0xAD4, "DMA0_LEN_HI"},
869 {0xAD8, "DMA0_SKIP0"},
870 {0xADC, "DMA0_SKIP0_HI"},
871 {0xAE0, "DMA0_SKIP1"},
872 {0xAE4, "DMA0_SKIP1_HI"},
873 {0xB00, "IFM2_BASE0"},
874 {0xB04, "IFM2_BASE0_HI"},
875 {0xB08, "IFM2_BASE1"},
876 {0xB0C, "IFM2_BASE1_HI"},
877 {0xB10, "IFM2_BASE2"},
878 {0xB14, "IFM2_BASE2_HI"},
879 {0xB18, "IFM2_BASE3"},
880 {0xB1C, "IFM2_BASE3_HI"},
881 {0xB20, "IFM2_STRIDE_X"},
882 {0xB24, "IFM2_STRIDE_X_HI"},
883 {0xB28, "IFM2_STRIDE_Y"},
884 {0xB2C, "IFM2_STRIDE_Y_HI"},
885 {0xB30, "IFM2_STRIDE_C"},
886 {0xB34, "IFM2_STRIDE_C_HI"},
887 {0xB40, "WEIGHT1_BASE"},
888 {0xB44, "WEIGHT1_BASE_HI"},
889 {0xB48, "WEIGHT1_LENGTH"},
890 {0xB4C, "WEIGHT1_LENGTH_HI"},
891 {0xB50, "SCALE1_BASE"},
892 {0xB54, "SCALE1_BASE_HI"},
893 {0xB58, "SCALE1_LENGTH"},
894};
895
896static const char *lookup_name(const name_lookup_t *lookup_table, int lookup_table_count, int find)
897{
898 int n;
899 for (n = 0; n < lookup_table_count; n++)
900 {
901 if (lookup_table[n].number == find)
902 {
903 return lookup_table[n].name;
904 }
905 }
906 // Not found
907 return 0;
908}
909
Bhavik Pateldae5be02020-06-18 15:25:15 +0200910static void dump_npu_register(struct ethosu_driver *drv, int npu_reg, int npu_reg_end)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200911{
912 unsigned int reg_val;
913 const char *reg_name;
914 int npu_reg_name_tbl_count = sizeof(npu_reg_name_tbl) / sizeof(npu_reg_name_tbl[0]);
915
916 LOG_INFO("dump_register %X - %X\n", npu_reg, npu_reg_end);
917 for (; npu_reg <= npu_reg_end; npu_reg += sizeof(int))
918 {
Bhavik Pateldae5be02020-06-18 15:25:15 +0200919 reg_val = ethosu_read_reg(&drv->dev, npu_reg);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200920 reg_name = lookup_name(npu_reg_name_tbl, npu_reg_name_tbl_count, npu_reg);
921 LOG_INFO("[0x%.4X] 0x%.8X\t%s\n", npu_reg, reg_val, (reg_name) ? reg_name : "");
922 }
923}
924
925static const name_lookup_t cmd0_name_tbl[] = {
926 {0x000, "NPU_OP_STOP"},
927 {0x001, "NPU_OP_IRQ"},
928 {0x002, "NPU_OP_CONV"},
929 {0x003, "NPU_OP_DEPTHWISE"},
930 {0x004, "NPU_OP_VECTOR_PROD"},
931 {0x005, "NPU_OP_POOL"},
932 {0x006, "NPU_OP_ELEMENTWISE"},
933 {0x010, "NPU_OP_DMA_START"},
934 {0x011, "NPU_OP_DMA_WAIT"},
935 {0x012, "NPU_OP_KERNEL_WAIT"},
936 {0x100, "NPU_SET_IFM_PAD_TOP"},
937 {0x101, "NPU_SET_IFM_PAD_LEFT"},
938 {0x102, "NPU_SET_IFM_PAD_RIGHT"},
939 {0x103, "NPU_SET_IFM_PAD_BOTTOM"},
940 {0x104, "NPU_SET_IFM_DEPTH_M1"},
941 {0x105, "NPU_SET_IFM_PRECISION"},
942 {0x107, "NPU_SET_IFM_UPSCALE"},
943 {0x109, "NPU_SET_IFM_ZERO_POINT"},
944 {0x10A, "NPU_SET_IFM_WIDTH0_M1"},
945 {0x10B, "NPU_SET_IFM_HEIGHT0_M1"},
946 {0x10C, "NPU_SET_IFM_HEIGHT1_M1"},
947 {0x10D, "NPU_SET_IFM_IB_END"},
948 {0x10F, "NPU_SET_IFM_REGION"},
949 {0x110, "NPU_SET_OFM_BATCH_SIZE_M1"},
950 {0x111, "NPU_SET_OFM_WIDTH_M1"},
951 {0x112, "NPU_SET_OFM_HEIGHT_M1"},
952 {0x113, "NPU_SET_OFM_DEPTH_M1"},
953 {0x114, "NPU_SET_OFM_PRECISION"},
954 {0x115, "NPU_SET_OFM_BLK_WIDTH_M1"},
955 {0x116, "NPU_SET_OFM_BLK_HEIGHT_M1"},
956 {0x117, "NPU_SET_OFM_BLK_DEPTH_M1"},
957 {0x118, "NPU_SET_OFM_ZERO_POINT"},
958 {0x11A, "NPU_SET_OFM_WIDTH0_M1"},
959 {0x11B, "NPU_SET_OFM_HEIGHT0_M1"},
960 {0x11C, "NPU_SET_OFM_HEIGHT1_M1"},
961 {0x11F, "NPU_SET_OFM_REGION"},
962 {0x120, "NPU_SET_KERNEL_WIDTH_M1"},
963 {0x121, "NPU_SET_KERNEL_HEIGHT_M1"},
964 {0x122, "NPU_SET_KERNEL_STRIDE"},
965 {0x124, "NPU_SET_ACC_FORMAT"},
966 {0x125, "NPU_SET_ACTIVATION"},
967 {0x126, "NPU_SET_ACTIVATION_MIN"},
968 {0x127, "NPU_SET_ACTIVATION_MAX"},
969 {0x128, "NPU_SET_WEIGHT_REGION"},
970 {0x129, "NPU_SET_SCALE_REGION"},
971 {0x12D, "NPU_SET_AB_START"},
972 {0x12F, "NPU_SET_BLOCKDEP"},
973 {0x130, "NPU_SET_DMA0_SRC_REGION"},
974 {0x131, "NPU_SET_DMA0_DST_REGION"},
975 {0x180, "NPU_SET_IFM2_BROADCAST"},
976 {0x181, "NPU_SET_IFM2_SCALAR"},
977 {0x185, "NPU_SET_IFM2_PRECISION"},
978 {0x189, "NPU_SET_IFM2_ZERO_POINT"},
979 {0x18A, "NPU_SET_IFM2_WIDTH0_M1"},
980 {0x18B, "NPU_SET_IFM2_HEIGHT0_M1"},
981 {0x18C, "NPU_SET_IFM2_HEIGHT1_M1"},
982 {0x18D, "NPU_SET_IFM2_IB_START"},
983 {0x18F, "NPU_SET_IFM2_REGION"},
984};
985
986static const name_lookup_t cmd1_name_tbl[] = {
987 {0x000, "NPU_SET_IFM_BASE0"}, {0x001, "NPU_SET_IFM_BASE1"}, {0x002, "NPU_SET_IFM_BASE2"},
988 {0x003, "NPU_SET_IFM_BASE3"}, {0x004, "NPU_SET_IFM_STRIDE_X"}, {0x005, "NPU_SET_IFM_STRIDE_Y"},
989 {0x006, "NPU_SET_IFM_STRIDE_C"}, {0x007, "NPU_SET_IFM_STRIDE_N"}, {0x010, "NPU_SET_OFM_BASE0"},
990 {0x011, "NPU_SET_OFM_BASE1"}, {0x012, "NPU_SET_OFM_BASE2"}, {0x013, "NPU_SET_OFM_BASE3"},
991 {0x014, "NPU_SET_OFM_STRIDE_X"}, {0x015, "NPU_SET_OFM_STRIDE_Y"}, {0x016, "NPU_SET_OFM_STRIDE_C"},
992 {0x017, "NPU_SET_OFM_STRIDE_N"}, {0x020, "NPU_SET_WEIGHT_BASE"}, {0x021, "NPU_SET_WEIGHT_LENGTH"},
993 {0x022, "NPU_SET_SCALE_BASE"}, {0x023, "NPU_SET_SCALE_LENGTH"}, {0x024, "NPU_SET_OFM_SCALE"},
994 {0x025, "NPU_SET_OPA_SCALE"}, {0x026, "NPU_SET_OPB_SCALE"}, {0x030, "NPU_SET_DMA0_SRC"},
995 {0x031, "NPU_SET_DMA0_DST"}, {0x032, "NPU_SET_DMA0_LEN"}, {0x080, "NPU_SET_IFM2_BASE0"},
996 {0x081, "NPU_SET_IFM2_BASE1"}, {0x082, "NPU_SET_IFM2_BASE2"}, {0x083, "NPU_SET_IFM2_BASE3"},
997 {0x084, "NPU_SET_IFM2_STRIDE_X"}, {0x085, "NPU_SET_IFM2_STRIDE_Y"}, {0x086, "NPU_SET_IFM2_STRIDE_C"},
998};
999
1000static void dump_command_stream(const uint32_t *cmd_stream, const int cms_length, int qread)
1001{
1002 int n;
1003 int offset;
1004 uint32_t cmd_val;
1005 const uint8_t *cmd_ptr;
1006 const char *cmd_name;
1007 int cmd0_name_tbl_count = sizeof(cmd0_name_tbl) / sizeof(cmd0_name_tbl[0]);
1008 int cmd1_name_tbl_count = sizeof(cmd1_name_tbl) / sizeof(cmd1_name_tbl[0]);
1009
1010 LOG_INFO("dump_command_stream cmd_stream = 0x%8p cms_length = %d\n", cmd_stream, cms_length);
1011 for (n = 0; n < cms_length; n++)
1012 {
1013 // Offset
1014 offset = n * sizeof(int);
1015 LOG_INFO("[%.4d] ", offset);
1016 // Command
1017 cmd_ptr = (const uint8_t *)&cmd_stream[n];
1018 LOG_INFO("0x%.2X 0x%.2X 0x%.2X 0x%.2X ", cmd_ptr[0], cmd_ptr[1], cmd_ptr[2], cmd_ptr[3]);
1019 // Command name and payload
1020 if (cmd_stream[n] & 0x4000)
1021 {
1022 cmd_name = lookup_name(cmd1_name_tbl, cmd1_name_tbl_count, cmd_stream[n] & 0x3FF);
1023 n++;
1024 cmd_val = cmd_stream[n];
1025 cmd_ptr = (const uint8_t *)&cmd_stream[n];
1026 LOG_INFO("0x%.2X 0x%.2X 0x%.2X 0x%.2X ", cmd_ptr[0], cmd_ptr[1], cmd_ptr[2], cmd_ptr[3]);
1027 }
1028 else
1029 {
1030 cmd_val = cmd_stream[n] >> 16;
1031 cmd_name = lookup_name(cmd0_name_tbl, cmd0_name_tbl_count, cmd_stream[n] & 0x3FF);
1032 }
1033 if (cmd_name)
1034 {
Per Åstrand14ccfee2020-09-25 10:40:20 +02001035 LOG_INFO("\t%s 0x%.8" PRIX32, cmd_name, cmd_val);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +02001036 }
1037 if (offset == qread)
1038 {
1039 LOG_INFO(" <<== QREAD\n");
1040 }
1041 else
1042 {
1043 LOG_INFO("\n");
1044 }
1045 }
1046}