blob: 1a9337e25245f4907c73f25d5e19908f683586f4 [file] [log] [blame]
Kristofer Jonsson49bdee82020-04-06 13:21:21 +02001/*
2 * Copyright (c) 2019-2020 Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: Apache-2.0
5 *
6 * Licensed under the Apache License, Version 2.0 (the License); you may
7 * not use this file except in compliance with the License.
8 * You may obtain a copy of the License at
9 *
10 * www.apache.org/licenses/LICENSE-2.0
11 *
12 * Unless required by applicable law or agreed to in writing, software
13 * distributed under the License is distributed on an AS IS BASIS, WITHOUT
14 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
15 * See the License for the specific language governing permissions and
16 * limitations under the License.
17 */
18
19#include "ethosu_driver.h"
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020020#include "ethosu_common.h"
Bhavik Pateldae5be02020-06-18 15:25:15 +020021#include "ethosu_config.h"
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020022#include "ethosu_device.h"
Per Åstrand25d78c02020-04-21 14:19:44 +020023
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020024#include <assert.h>
Per Åstrand25d78c02020-04-21 14:19:44 +020025#include <cmsis_compiler.h>
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020026#include <stdbool.h>
Bhavik Patelbf7ae632020-06-11 21:00:16 +020027#include <stddef.h>
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020028#include <stdint.h>
29#include <stdio.h>
30#include <stdlib.h>
31
Bhavik Pateldae5be02020-06-18 15:25:15 +020032struct ethosu_driver ethosu_drv = {.dev = {.base_address = NULL}, .abort_inference = false};
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020033
34// IRQ
35static volatile bool irq_triggered = false;
36#if defined(CPU_CORTEX_M3) || defined(CPU_CORTEX_M4) || defined(CPU_CORTEX_M7) || defined(CPU_CORTEX_M33) || \
37 defined(CPU_CORTEX_M55)
Per Åstrand25d78c02020-04-21 14:19:44 +020038void ethosu_irq_handler(void)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020039{
40 uint8_t irq_raised = 0;
Bhavik Pateldae5be02020-06-18 15:25:15 +020041 (void)ethosu_is_irq_raised(&ethosu_drv.dev, &irq_raised);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020042 ASSERT(irq_raised == 1);
43 irq_triggered = true;
Bhavik Pateldae5be02020-06-18 15:25:15 +020044 (void)ethosu_clear_irq_status(&ethosu_drv.dev);
45 (void)ethosu_is_irq_raised(&ethosu_drv.dev, &irq_raised);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020046 ASSERT(irq_raised == 0);
47}
48
Bhavik Pateldae5be02020-06-18 15:25:15 +020049static inline void wait_for_irq(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020050{
51 while (1)
52 {
53 __disable_irq();
Bhavik Pateldae5be02020-06-18 15:25:15 +020054 if (irq_triggered || drv->abort_inference)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020055 {
56 __enable_irq();
57 break;
58 }
59
Per Åstrand25d78c02020-04-21 14:19:44 +020060 __WFI();
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020061
62 __enable_irq();
63 }
64}
65#else
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020066// Just polling the status register
Bhavik Pateldae5be02020-06-18 15:25:15 +020067static inline void wait_for_irq(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020068{
69 uint8_t irq_raised = 0;
70
71 for (int i = 0; i < 5000; ++i)
72 {
Bhavik Pateldae5be02020-06-18 15:25:15 +020073 (void)ethosu_is_irq_raised(&drv->dev, &irq_raised);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020074 if (1 == irq_raised)
75 {
76 break;
77 }
78 }
79 ASSERT(1 == irq_raised);
80
81 irq_triggered = true;
82}
83#endif
84
85#define MACS_PER_CYCLE_LOG2_MASK 0x000F
86#define SHRAM_SIZE_MASK 0xFF00
87#define SHRAM_SIZE_RIGHT_SHIFT 8
88#define BYTES_IN_32_BITS 4
89#define CUSTOM_OPTION_LENGTH_32_BIT_WORD 1
90#define DRIVER_ACTION_LENGTH_32_BIT_WORD 1
91#define OPTIMIZER_CONFIG_LENGTH_32_BIT_WORD 2
92#define ETHOSU_FOURCC ('1' << 24 | 'P' << 16 | 'O' << 8 | 'C') // "Custom Operator Payload 1"
93#define APB_START_ADDR_MASK 0x0FFF
94#define APB_NUM_REG_BIT_SHIFT 12
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020095#define BYTES_1KB 1024
Bhavik Patel790ef362020-06-03 10:05:28 +020096#define PRODUCT_MAJOR_ETHOSU55 (4)
Bhavik Patelbf7ae632020-06-11 21:00:16 +020097#define MASK_16_BYTE_ALIGN (0xF)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020098
99// Driver actions
100enum DRIVER_ACTION_e
101{
102 RESERVED = 0,
103 OPTIMIZER_CONFIG = 1,
104 COMMAND_STREAM = 2,
105 READ_APB_REG = 3,
106 DUMP_SHRAM = 4,
107 NOP = 5,
108};
109
110// Custom data struct
111struct custom_data_s
112{
113 union
114 {
115 // Driver action data
116 struct
117 {
118 // Driver action command (valid values in DRIVER_ACTION_e)
119 uint8_t driver_action_command;
120 // reserved
121 uint8_t reserved;
122 // Driver action data
123 union
124 {
125 struct
126 { // DA_CMD_OPT_CFG
127 uint16_t rel_nbr : 4;
128 uint16_t patch_nbr : 4;
129 uint16_t opt_cfg_reserved : 8;
130 };
131 struct
132 { // DA_CMD_CMSTRM
133 uint16_t length;
134 };
135 struct
136 { // DA_CMD_READAPB
137 uint16_t start_address : 12;
138 uint16_t nbr_reg_minus1 : 4;
139 };
140 uint16_t driver_action_data;
141 };
142 };
143 uint32_t word;
144 };
145};
146
147// optimizer config struct
148struct opt_cfg_s
149{
150 struct custom_data_s da_data;
151 union
152 {
153 struct
154 {
155 uint32_t macs_per_cc : 4;
156 uint32_t cmd_stream_version : 4;
157 uint32_t shram_size : 8;
158 uint32_t reserved1 : 16;
159 };
160 uint32_t npu_cfg;
161 };
162 union
163 {
164 struct
165 {
166 uint32_t version_status : 4;
167 uint32_t version_minor : 4;
168 uint32_t version_major : 4;
169 uint32_t product_major : 4;
170 uint32_t arch_patch_rev : 4;
171 uint32_t arch_minor_rev : 8;
172 uint32_t arch_major_rev : 4;
173 };
174 uint32_t ethosu_id;
175 };
176};
177
Bhavik Pateldae5be02020-06-18 15:25:15 +0200178static int handle_optimizer_config(struct ethosu_driver *drv, struct opt_cfg_s *opt_cfg_p);
179static int handle_command_stream(struct ethosu_driver *drv,
180 const uint8_t *cmd_stream,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200181 const int cms_length,
182 const uint64_t *base_addr,
183 const int num_base_addr);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200184static int read_apb_reg(struct ethosu_driver *drv, uint16_t);
185static int dump_shram(struct ethosu_driver *drv);
186static void dump_npu_register(struct ethosu_driver *drv, int npu_reg, int npu_reg_end);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200187static void dump_command_stream(const uint32_t *cmd_stream, const int cms_length, int qread);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200188static void npu_axi_init(struct ethosu_driver *drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200189
Bhavik Pateldae5be02020-06-18 15:25:15 +0200190int ethosu_init(const void *base_address)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200191{
192 int return_code = 0;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200193
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200194 LOG_INFO("ethosu_init calling NPU embed driver ethosu_dev_init\n");
195
Bhavik Pateldae5be02020-06-18 15:25:15 +0200196 if (ETHOSU_SUCCESS != ethosu_dev_init(&ethosu_drv.dev, base_address))
197 {
198 LOG_ERR("Failed in ethosu_dev_init");
199 return -1;
200 }
201
202 if (ETHOSU_SUCCESS != ethosu_set_clock_and_power(&ethosu_drv.dev, ETHOSU_CLOCK_Q_DISABLE, ETHOSU_POWER_Q_DISABLE))
Bhavik Patele645fed2020-06-12 14:46:47 +0200203 {
204 LOG_ERR("Failed to disable clock-q & power-q for Ethos-U\n");
205 return -1;
206 }
207
Bhavik Pateldae5be02020-06-18 15:25:15 +0200208 ethosu_soft_reset(&ethosu_drv.dev);
Kristofer Jonssondaa0d202020-05-12 12:23:16 +0200209
Bhavik Pateldae5be02020-06-18 15:25:15 +0200210 if (ETHOSU_SUCCESS != ethosu_wait_for_reset(&ethosu_drv.dev))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200211 {
212 LOG_ERR("Failed reset of Ethos-U\n");
213 return -1;
214 }
215
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200216 return return_code;
217}
218
219int ethosu_get_version(struct ethosu_version *version)
220{
221 int return_code = 0;
222
223 if (NULL != version)
224 {
225 struct ethosu_id id;
226 struct ethosu_config cfg;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200227 (void)ethosu_get_id(&ethosu_drv.dev, &id);
228 (void)ethosu_get_config(&ethosu_drv.dev, &cfg);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200229
230 version->id.version_status = id.version_status;
231 version->id.version_minor = id.version_minor;
232 version->id.version_major = id.version_major;
233 version->id.product_major = id.product_major;
234 version->id.arch_patch_rev = id.arch_patch_rev;
235 version->id.arch_minor_rev = id.arch_minor_rev;
236 version->id.arch_major_rev = id.arch_major_rev;
237 version->id.driver_patch_rev = ETHOSU_DRIVER_VERSION_PATCH;
238 version->id.driver_minor_rev = ETHOSU_DRIVER_VERSION_MINOR;
239 version->id.driver_major_rev = ETHOSU_DRIVER_VERSION_MAJOR;
240 version->cfg.macs_per_cc = cfg.macs_per_cc;
241 version->cfg.cmd_stream_version = cfg.cmd_stream_version;
242 version->cfg.shram_size = cfg.shram_size;
243 }
244 else
245 {
246 return_code = -1;
247 }
248
249 return return_code;
250}
251
252int ethosu_invoke(const void *custom_data_ptr,
253 const int custom_data_size,
254 const uint64_t *base_addr,
255 const int num_base_addr)
256{
257 struct custom_data_s *data_start_ptr = (struct custom_data_s *)custom_data_ptr;
258 int return_code = 0;
259
260 LOG_INFO("ethosu_invoke\n");
261
262 // First word in custom_data_ptr should contain "Custom Operator Payload 1"
263 if (data_start_ptr->word != ETHOSU_FOURCC)
264 {
265 LOG_ERR("Custom Operator Payload: %x is not correct, expected %x\n", data_start_ptr->word, ETHOSU_FOURCC);
266 return -1;
267 }
268 data_start_ptr += CUSTOM_OPTION_LENGTH_32_BIT_WORD;
269 struct custom_data_s *data_ptr = data_start_ptr;
270
271 if ((custom_data_size % BYTES_IN_32_BITS) != 0)
272 {
273 LOG_ERR("ethosu_invoke ERROR custom_data_size=0x%x not a multiple of 4\n", custom_data_size);
274 return -1;
275 }
276 int custom_data_32bit_size = (custom_data_size / BYTES_IN_32_BITS - CUSTOM_OPTION_LENGTH_32_BIT_WORD);
277
Bhavik Pateldae5be02020-06-18 15:25:15 +0200278 ethosu_set_clock_and_power(&ethosu_drv.dev, ETHOSU_CLOCK_Q_ENABLE, ETHOSU_POWER_Q_DISABLE);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200279 while (data_ptr < (data_start_ptr + custom_data_32bit_size))
280 {
Bhavik Patele645fed2020-06-12 14:46:47 +0200281 int ret = 0;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200282 switch (data_ptr->driver_action_command)
283 {
284 case OPTIMIZER_CONFIG:
285 LOG_INFO("ethosu_invoke OPTIMIZER_CONFIG\n");
286 struct opt_cfg_s *opt_cfg_p = (struct opt_cfg_s *)data_ptr;
287
Bhavik Pateldae5be02020-06-18 15:25:15 +0200288 ret = handle_optimizer_config(&ethosu_drv, opt_cfg_p);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200289 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD + OPTIMIZER_CONFIG_LENGTH_32_BIT_WORD;
290 break;
291 case COMMAND_STREAM:
292 LOG_INFO("ethosu_invoke COMMAND_STREAM\n");
293 void *command_stream = (uint8_t *)(data_ptr) + sizeof(struct custom_data_s);
294 int cms_length = (data_ptr->reserved << 16) | data_ptr->length;
295
Bhavik Pateldae5be02020-06-18 15:25:15 +0200296 ethosu_drv.abort_inference = false;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200297 // It is safe to clear this flag without atomic, because npu is not running.
298 irq_triggered = false;
299
Bhavik Pateldae5be02020-06-18 15:25:15 +0200300 ret = handle_command_stream(&ethosu_drv, command_stream, cms_length, base_addr, num_base_addr);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200301
Bhavik Pateldae5be02020-06-18 15:25:15 +0200302 if (return_code == -1 && ethosu_drv.abort_inference)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200303 {
304 uint32_t qread = 0;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200305 ethosu_get_qread(&ethosu_drv.dev, &qread);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200306 LOG_ERR("NPU timeout\n");
307 dump_command_stream(command_stream, cms_length, qread);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200308 dump_npu_register(&ethosu_drv, 0x200, 0x2BF);
309 dump_npu_register(&ethosu_drv, 0x800, 0xB3F);
310 dump_shram(&ethosu_drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200311 }
312
313 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD + cms_length;
314 break;
315 case READ_APB_REG:
316 LOG_INFO("ethosu_invoke READ_APB_REG\n");
Bhavik Pateldae5be02020-06-18 15:25:15 +0200317 ret = read_apb_reg(&ethosu_drv, data_ptr->driver_action_data);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200318 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD;
319 break;
320 case DUMP_SHRAM:
321 LOG_INFO("ethosu_invoke DUMP_SHRAM\n");
Bhavik Pateldae5be02020-06-18 15:25:15 +0200322 ret = dump_shram(&ethosu_drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200323 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD;
324 break;
325 case NOP:
326 LOG_INFO("ethosu_invoke NOP\n");
327 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD;
328 break;
329 default:
330 LOG_ERR("ethosu_invoke UNSUPPORTED driver_action_command %d \n", data_ptr->driver_action_command);
Bhavik Patele645fed2020-06-12 14:46:47 +0200331 ret = -1;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200332 break;
333 }
Bhavik Patele645fed2020-06-12 14:46:47 +0200334 if (ret != 0)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200335 {
Bhavik Patele645fed2020-06-12 14:46:47 +0200336 return_code = -1;
337 break;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200338 }
339 }
Bhavik Pateldae5be02020-06-18 15:25:15 +0200340 ethosu_set_clock_and_power(&ethosu_drv.dev, ETHOSU_CLOCK_Q_ENABLE, ETHOSU_POWER_Q_ENABLE);
Bhavik Patele645fed2020-06-12 14:46:47 +0200341 return return_code;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200342}
343
344void ethosu_abort(void)
345{
Bhavik Pateldae5be02020-06-18 15:25:15 +0200346 ethosu_drv.abort_inference = true;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200347}
348
Bhavik Pateldae5be02020-06-18 15:25:15 +0200349static int handle_optimizer_config(struct ethosu_driver *drv, struct opt_cfg_s *opt_cfg_p)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200350{
351 struct ethosu_config cfg;
352 struct ethosu_id id;
353 int return_code = 0;
354
355 LOG_INFO("handle_optimizer_config:\n");
356 LOG_INFO("Optimizer release nbr: %d patch: %d\n", opt_cfg_p->da_data.rel_nbr, opt_cfg_p->da_data.patch_nbr);
357 LOG_INFO("Optimizer config cmd_stream_version: %d macs_per_cc: %d shram_size: %d\n",
358 opt_cfg_p->cmd_stream_version,
359 opt_cfg_p->macs_per_cc,
360 opt_cfg_p->shram_size);
361 LOG_INFO("Optimizer config Ethos-U version: %d.%d.%d\n",
362 opt_cfg_p->arch_major_rev,
363 opt_cfg_p->arch_minor_rev,
364 opt_cfg_p->arch_patch_rev);
365
Bhavik Pateldae5be02020-06-18 15:25:15 +0200366 (void)ethosu_get_config(&drv->dev, &cfg);
367 (void)ethosu_get_id(&drv->dev, &id);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200368 LOG_INFO("Ethos-U config cmd_stream_version: %d macs_per_cc: %d shram_size: %d\n",
369 cfg.cmd_stream_version,
370 cfg.macs_per_cc,
371 cfg.shram_size);
372 LOG_INFO("Ethos-U version: %d.%d.%d\n", id.arch_major_rev, id.arch_minor_rev, id.arch_patch_rev);
373
374 if ((cfg.macs_per_cc != opt_cfg_p->macs_per_cc) || (cfg.shram_size != opt_cfg_p->shram_size) ||
375 (cfg.cmd_stream_version != opt_cfg_p->cmd_stream_version))
376 {
377 if (cfg.macs_per_cc != opt_cfg_p->macs_per_cc)
378 {
379 LOG_ERR("NPU config mismatch: npu.macs_per_cc=%d optimizer.macs_per_cc=%d\n",
380 cfg.macs_per_cc,
381 opt_cfg_p->macs_per_cc);
382 }
383 if (cfg.shram_size != opt_cfg_p->shram_size)
384 {
385 LOG_ERR("NPU config mismatch: npu.shram_size=%d optimizer.shram_size=%d\n",
386 cfg.shram_size,
387 opt_cfg_p->shram_size);
388 }
389 if (cfg.cmd_stream_version != opt_cfg_p->cmd_stream_version)
390 {
391 LOG_ERR("NPU config mismatch: npu.cmd_stream_version=%d optimizer.cmd_stream_version=%d\n",
392 cfg.cmd_stream_version,
393 opt_cfg_p->cmd_stream_version);
394 }
395 return_code = -1;
396 }
397
Bhavik Patel790ef362020-06-03 10:05:28 +0200398 if ((id.product_major == PRODUCT_MAJOR_ETHOSU55) &&
Douglas Troha60d50ae2020-06-15 12:48:10 +0200399 ((id.arch_major_rev != opt_cfg_p->arch_major_rev) || (id.arch_minor_rev != opt_cfg_p->arch_minor_rev)))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200400 {
Bhavik Patel790ef362020-06-03 10:05:28 +0200401 LOG_ERR("NPU arch mismatch: npu.arch=%d.%d.%d optimizer.arch=%d.%d.%d\n",
402 id.arch_major_rev,
403 id.arch_minor_rev,
404 id.arch_patch_rev,
405 opt_cfg_p->arch_major_rev,
406 opt_cfg_p->arch_minor_rev,
407 opt_cfg_p->arch_patch_rev);
408 return_code = -1;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200409 }
410
411#if !defined(LOG_ENABLED)
412 UNUSED(opt_cfg_p);
413#endif
414 return return_code;
415}
416
Bhavik Pateldae5be02020-06-18 15:25:15 +0200417static void npu_axi_init(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200418{
Bhavik Pateldae5be02020-06-18 15:25:15 +0200419 ethosu_set_qconfig(&drv->dev, NPU_QCONFIG);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200420
Bhavik Pateldae5be02020-06-18 15:25:15 +0200421 ethosu_set_regioncfg(&drv->dev, 0, NPU_REGIONCFG_0);
422 ethosu_set_regioncfg(&drv->dev, 1, NPU_REGIONCFG_1);
423 ethosu_set_regioncfg(&drv->dev, 2, NPU_REGIONCFG_2);
424 ethosu_set_regioncfg(&drv->dev, 3, NPU_REGIONCFG_3);
425 ethosu_set_regioncfg(&drv->dev, 4, NPU_REGIONCFG_4);
426 ethosu_set_regioncfg(&drv->dev, 5, NPU_REGIONCFG_5);
427 ethosu_set_regioncfg(&drv->dev, 6, NPU_REGIONCFG_6);
428 ethosu_set_regioncfg(&drv->dev, 7, NPU_REGIONCFG_7);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200429
Bhavik Pateldae5be02020-06-18 15:25:15 +0200430 (void)ethosu_set_axi_limit0(&drv->dev,
431 AXI_LIMIT0_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200432 AXI_LIMIT0_MEM_TYPE,
433 AXI_LIMIT0_MAX_OUTSTANDING_READS,
434 AXI_LIMIT0_MAX_OUTSTANDING_WRITES);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200435 (void)ethosu_set_axi_limit1(&drv->dev,
436 AXI_LIMIT1_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200437 AXI_LIMIT1_MEM_TYPE,
438 AXI_LIMIT1_MAX_OUTSTANDING_READS,
439 AXI_LIMIT1_MAX_OUTSTANDING_WRITES);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200440 (void)ethosu_set_axi_limit2(&drv->dev,
441 AXI_LIMIT2_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200442 AXI_LIMIT2_MEM_TYPE,
443 AXI_LIMIT2_MAX_OUTSTANDING_READS,
444 AXI_LIMIT2_MAX_OUTSTANDING_WRITES);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200445 (void)ethosu_set_axi_limit3(&drv->dev,
446 AXI_LIMIT3_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200447 AXI_LIMIT3_MEM_TYPE,
448 AXI_LIMIT3_MAX_OUTSTANDING_READS,
449 AXI_LIMIT3_MAX_OUTSTANDING_WRITES);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200450}
451
Bhavik Pateldae5be02020-06-18 15:25:15 +0200452static int handle_command_stream(struct ethosu_driver *drv,
453 const uint8_t *cmd_stream,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200454 const int cms_length,
455 const uint64_t *base_addr,
456 const int num_base_addr)
457{
458 uint32_t qread = 0;
459 uint32_t cms_bytes = cms_length * BYTES_IN_32_BITS;
460 LOG_INFO("handle_command_stream cms_length %d\n", cms_length);
461
Bhavik Patelbf7ae632020-06-11 21:00:16 +0200462 if (0 != ((ptrdiff_t)cmd_stream & MASK_16_BYTE_ALIGN))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200463 {
Bhavik Patelbf7ae632020-06-11 21:00:16 +0200464 LOG_ERR("Error: Command stream addr %p not aligned to 16 bytes\n", cmd_stream);
465 return -1;
466 }
467
468 bool base_addr_invalid = false;
469 for (int i = 0; i < num_base_addr; i++)
470 {
471 if (0 != (base_addr[i] & MASK_16_BYTE_ALIGN))
472 {
473 LOG_ERR("Error: Base addr %d: %p not aligned to 16 bytes\n", i, (void *)(base_addr[i]));
474 base_addr_invalid = true;
475 }
476 }
477 if (base_addr_invalid)
478 {
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200479 return -1;
480 }
Bhavik Pateldae5be02020-06-18 15:25:15 +0200481 npu_axi_init(drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200482
Bhavik Pateldae5be02020-06-18 15:25:15 +0200483 if (ETHOSU_SUCCESS != ethosu_run_command_stream(&drv->dev, cmd_stream, cms_bytes, base_addr, num_base_addr))
Bhavik Patel790ef362020-06-03 10:05:28 +0200484 {
485 return -1;
486 }
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200487
Bhavik Pateldae5be02020-06-18 15:25:15 +0200488 wait_for_irq(drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200489
Bhavik Pateldae5be02020-06-18 15:25:15 +0200490 (void)ethosu_get_qread(&drv->dev, &qread);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200491 if (qread != cms_bytes)
492 {
493 LOG_ERR("Failure: IRQ received but qread (%d) not at end of stream (%d).\n", qread, cms_bytes);
494 return -1;
495 }
496
497 // TODO Power off
498 return 0;
499}
500
Bhavik Pateldae5be02020-06-18 15:25:15 +0200501static int read_apb_reg(struct ethosu_driver *drv, uint16_t da_data)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200502{
503 uint32_t *reg_p;
504 uint32_t start_address = (uint32_t)(da_data & APB_START_ADDR_MASK);
505 uint16_t num_reg = (da_data >> APB_NUM_REG_BIT_SHIFT) + 1;
506
507 reg_p = (uint32_t *)malloc(num_reg * sizeof(uint32_t));
508 if (reg_p == NULL)
509 {
510 LOG_INFO("read_apb_reg, Error! memory not allocated.");
511 return -1;
512 }
513
Bhavik Pateldae5be02020-06-18 15:25:15 +0200514 if (ETHOSU_SUCCESS == ethosu_read_apb_reg(&drv->dev, start_address, num_reg, reg_p))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200515 {
516 for (int i = 0; i < num_reg; i++)
517 {
518 LOG_INFO("NPU_REG ADDR 0x%04x = 0x%08x\n", (start_address + (i * BYTES_IN_32_BITS)), reg_p[i]);
519 }
520 }
521 else
522 {
523 free(reg_p);
524 return -1;
525 }
526
527 free(reg_p);
528 return 0;
529}
530
Bhavik Pateldae5be02020-06-18 15:25:15 +0200531static int dump_shram(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200532{
533 struct ethosu_config cfg;
534 uint32_t *shram_p;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200535 (void)ethosu_get_config(&drv->dev, &cfg);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200536
537 LOG_INFO("dump_shram size = %d KB\n", cfg.shram_size);
538
539 shram_p = (uint32_t *)malloc(BYTES_1KB);
540 if (shram_p == NULL)
541 {
542 LOG_ERR("read_shram, Error! memory not allocated.");
543 return -1;
544 }
545
546 for (uint32_t i = 0; i < cfg.shram_size; i++)
547 {
Bhavik Pateldae5be02020-06-18 15:25:15 +0200548 ethosu_get_shram_data(&drv->dev, i, (uint32_t *)shram_p);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200549 // Output 1KB of SHRAM
550 LOG_INFO("***SHRAM SECTION %d***\n", i);
551 for (int j = 0; j < (BYTES_1KB / BYTES_IN_32_BITS); j++)
552 {
553 LOG_INFO("[0x%04x] %x\n", (i * 1024 + j * 4), shram_p[j]);
554 }
555 }
556 free(shram_p);
557
558 return 0;
559}
560
561typedef struct
562{
563 int number;
564 const char *name;
565} name_lookup_t;
566
567static const name_lookup_t npu_reg_name_tbl[] = {
568 {0x200, "KERNEL_X"},
569 {0x204, "KERNEL_Y"},
570 {0x208, "KERNEL_W_M1"},
571 {0x20C, "KERNEL_H_M1"},
572 {0x210, "OFM_CBLK_WIDTH_M1"},
573 {0x214, "OFM_CBLK_HEIGHT_M1"},
574 {0x218, "OFM_CBLK_DEPTH_M1"},
575 {0x21c, "IFM_CBLK_DEPTH_M1"},
576 {0x220, "OFM_X"},
577 {0x224, "OFM_Y"},
578 {0x228, "OFM_Z"},
579 {0x22C, "IFM_Z"},
580 {0x230, "PAD_TOP"},
581 {0x234, "PAD_LEFT"},
582 {0x238, "IFM_CBLK_WIDTH"},
583 {0x23C, "IFM_CBLK_HEIGHT"},
584 {0x240, "DMA_IFM_SRC"},
585 {0x244, "DMA_IFM_SRC_HI"},
586 {0x248, "DMA_IFM_DST"},
587 {0x24c, "DMA_OFM_SRC"},
588 {0x250, "DMA_OFM_DST"},
589 {0x254, "DMA_OFM_DST_HI"},
590 {0x258, "DMA_WEIGHT_SRC"},
591 {0x25c, "DMA_WEIGHT_SRC_HI"},
592 {0x260, "DMA_CMD_SRC"},
593 {0x264, "DMA_CMD_SRC_HI"},
594 {0x268, "DMA_CMD_SIZE"},
595 {0x26c, "DMA_M2M_SRC"},
596 {0x270, "DMA_M2M_SRC_HI"},
597 {0x274, "DMA_M2M_DST"},
598 {0x278, "DMA_M2M_DST_HI"},
599 {0x27c, "CURRENT_QREAD"},
600 {0x280, "DMA_SCALE_SRC"},
601 {0x284, "DMA_SCALE_SRC_HI"},
602 {0x2BC, "CURRENT_CMD"},
603 {0x800, "IFM_PAD_TOP"},
604 {0x804, "IFM_PAD_LEFT"},
605 {0x808, "IFM_PAD_RIGHT"},
606 {0x80C, "IFM_PAD_BOTTOM"},
607 {0x810, "IFM_DEPTH_M1"},
608 {0x814, "IFM_PRECISION"},
609 {0x81C, "IFM_UPSCALE"},
610 {0x824, "IFM_ZERO_POINT"},
611 {0x828, "IFM_WIDTH0_M1"},
612 {0x82C, "IFM_HEIGHT0_M1"},
613 {0x830, "IFM_HEIGHT1_M1"},
614 {0x834, "IFM_IB_END"},
615 {0x83C, "IFM_REGION"},
616 {0x844, "OFM_WIDTH_M1"},
617 {0x848, "OFM_HEIGHT_M1"},
618 {0x84C, "OFM_DEPTH_M1"},
619 {0x850, "OFM_PRECISION"},
620 {0x854, "OFM_BLK_WIDTH_M1"},
621 {0x858, "OFM_BLK_HEIGHT_M1"},
622 {0x85C, "OFM_BLK_DEPTH_M1"},
623 {0x860, "OFM_ZERO_POINT"},
624 {0x868, "OFM_WIDTH0_M1"},
625 {0x86C, "OFM_HEIGHT0_M1"},
626 {0x870, "OFM_HEIGHT1_M1"},
627 {0x87C, "OFM_REGION"},
628 {0x880, "KERNEL_WIDTH_M1"},
629 {0x884, "KERNEL_HEIGHT_M1"},
630 {0x888, "KERNEL_STRIDE"},
631 {0x88C, "PARALLEL_MODE"},
632 {0x890, "ACC_FORMAT"},
633 {0x894, "ACTIVATION"},
634 {0x898, "ACTIVATION_MIN"},
635 {0x89C, "ACTIVATION_MAX"},
636 {0x8A0, "WEIGHT_REGION"},
637 {0x8A4, "SCALE_REGION"},
638 {0x8B4, "AB_START"},
639 {0x8BC, "BLOCKDEP"},
640 {0x8C0, "DMA0_SRC_REGION"},
641 {0x8C4, "DMA0_DST_REGION"},
642 {0x8C8, "DMA0_SIZE0"},
643 {0x8CC, "DMA0_SIZE1"},
644 {0x900, "IFM2_BROADCAST"},
645 {0x904, "IFM2_SCALAR"},
646 {0x924, "IFM2_ZERO_POINT"},
647 {0x928, "IFM2_WIDTH0_M1"},
648 {0x92C, "IFM2_HEIGHT0_M1"},
649 {0x930, "IFM2_HEIGHT1_M1"},
650 {0x934, "IFM2_IB_START"},
651 {0x93C, "IFM2_REGION"},
652 {0xA00, "IFM_BASE0"},
653 {0xA04, "IFM_BASE0_HI"},
654 {0xA08, "IFM_BASE1"},
655 {0xA0C, "IFM_BASE1_HI"},
656 {0xA10, "IFM_BASE2"},
657 {0xA14, "IFM_BASE2_HI"},
658 {0xA18, "IFM_BASE3"},
659 {0xA1C, "IFM_BASE3_HI"},
660 {0xA20, "IFM_STRIDE_X"},
661 {0xA24, "IFM_STRIDE_X_HI"},
662 {0xA28, "IFM_STRIDE_Y"},
663 {0xA2C, "IFM_STRIDE_Y_HI"},
664 {0xA30, "IFM_STRIDE_C"},
665 {0xA34, "IFM_STRIDE_C_HI"},
666 {0xA40, "OFM_BASE0"},
667 {0xA44, "OFM_BASE0_HI"},
668 {0xA48, "OFM_BASE1"},
669 {0xA4C, "OFM_BASE1_HI"},
670 {0xA50, "OFM_BASE2"},
671 {0xA54, "OFM_BASE2_HI"},
672 {0xA58, "OFM_BASE3"},
673 {0xA5C, "OFM_BASE3_HI"},
674 {0xA60, "OFM_STRIDE_X"},
675 {0xA64, "OFM_STRIDE_X_HI"},
676 {0xA68, "OFM_STRIDE_Y"},
677 {0xA6C, "OFM_STRIDE_Y_HI"},
678 {0xA70, "OFM_STRIDE_C"},
679 {0xA74, "OFM_STRIDE_C_HI"},
680 {0xA80, "WEIGHT_BASE"},
681 {0xA84, "WEIGHT_BASE_HI"},
682 {0xA88, "WEIGHT_LENGTH"},
683 {0xA8C, "WEIGHT_LENGTH_HI"},
684 {0xA90, "SCALE_BASE"},
685 {0xA94, "SCALE_BASE_HI"},
686 {0xA98, "SCALE_LENGTH"},
687 {0xAA0, "OFM_SCALE"},
688 {0xAA4, "OFM_SCALE_SHIFT"},
689 {0xAA8, "OPA_SCALE "},
690 {0xAB0, "OPB_SCALE"},
691 {0xAC0, "DMA0_SRC"},
692 {0xAC4, "DMA0_SRC_HI"},
693 {0xAC8, "DMA0_DST"},
694 {0xACC, "DMA0_DST_HI"},
695 {0xAD0, "DMA0_LEN"},
696 {0xAD4, "DMA0_LEN_HI"},
697 {0xAD8, "DMA0_SKIP0"},
698 {0xADC, "DMA0_SKIP0_HI"},
699 {0xAE0, "DMA0_SKIP1"},
700 {0xAE4, "DMA0_SKIP1_HI"},
701 {0xB00, "IFM2_BASE0"},
702 {0xB04, "IFM2_BASE0_HI"},
703 {0xB08, "IFM2_BASE1"},
704 {0xB0C, "IFM2_BASE1_HI"},
705 {0xB10, "IFM2_BASE2"},
706 {0xB14, "IFM2_BASE2_HI"},
707 {0xB18, "IFM2_BASE3"},
708 {0xB1C, "IFM2_BASE3_HI"},
709 {0xB20, "IFM2_STRIDE_X"},
710 {0xB24, "IFM2_STRIDE_X_HI"},
711 {0xB28, "IFM2_STRIDE_Y"},
712 {0xB2C, "IFM2_STRIDE_Y_HI"},
713 {0xB30, "IFM2_STRIDE_C"},
714 {0xB34, "IFM2_STRIDE_C_HI"},
715 {0xB40, "WEIGHT1_BASE"},
716 {0xB44, "WEIGHT1_BASE_HI"},
717 {0xB48, "WEIGHT1_LENGTH"},
718 {0xB4C, "WEIGHT1_LENGTH_HI"},
719 {0xB50, "SCALE1_BASE"},
720 {0xB54, "SCALE1_BASE_HI"},
721 {0xB58, "SCALE1_LENGTH"},
722};
723
724static const char *lookup_name(const name_lookup_t *lookup_table, int lookup_table_count, int find)
725{
726 int n;
727 for (n = 0; n < lookup_table_count; n++)
728 {
729 if (lookup_table[n].number == find)
730 {
731 return lookup_table[n].name;
732 }
733 }
734 // Not found
735 return 0;
736}
737
Bhavik Pateldae5be02020-06-18 15:25:15 +0200738static void dump_npu_register(struct ethosu_driver *drv, int npu_reg, int npu_reg_end)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200739{
740 unsigned int reg_val;
741 const char *reg_name;
742 int npu_reg_name_tbl_count = sizeof(npu_reg_name_tbl) / sizeof(npu_reg_name_tbl[0]);
743
744 LOG_INFO("dump_register %X - %X\n", npu_reg, npu_reg_end);
745 for (; npu_reg <= npu_reg_end; npu_reg += sizeof(int))
746 {
Bhavik Pateldae5be02020-06-18 15:25:15 +0200747 reg_val = ethosu_read_reg(&drv->dev, npu_reg);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200748 reg_name = lookup_name(npu_reg_name_tbl, npu_reg_name_tbl_count, npu_reg);
749 LOG_INFO("[0x%.4X] 0x%.8X\t%s\n", npu_reg, reg_val, (reg_name) ? reg_name : "");
750 }
751}
752
753static const name_lookup_t cmd0_name_tbl[] = {
754 {0x000, "NPU_OP_STOP"},
755 {0x001, "NPU_OP_IRQ"},
756 {0x002, "NPU_OP_CONV"},
757 {0x003, "NPU_OP_DEPTHWISE"},
758 {0x004, "NPU_OP_VECTOR_PROD"},
759 {0x005, "NPU_OP_POOL"},
760 {0x006, "NPU_OP_ELEMENTWISE"},
761 {0x010, "NPU_OP_DMA_START"},
762 {0x011, "NPU_OP_DMA_WAIT"},
763 {0x012, "NPU_OP_KERNEL_WAIT"},
764 {0x100, "NPU_SET_IFM_PAD_TOP"},
765 {0x101, "NPU_SET_IFM_PAD_LEFT"},
766 {0x102, "NPU_SET_IFM_PAD_RIGHT"},
767 {0x103, "NPU_SET_IFM_PAD_BOTTOM"},
768 {0x104, "NPU_SET_IFM_DEPTH_M1"},
769 {0x105, "NPU_SET_IFM_PRECISION"},
770 {0x107, "NPU_SET_IFM_UPSCALE"},
771 {0x109, "NPU_SET_IFM_ZERO_POINT"},
772 {0x10A, "NPU_SET_IFM_WIDTH0_M1"},
773 {0x10B, "NPU_SET_IFM_HEIGHT0_M1"},
774 {0x10C, "NPU_SET_IFM_HEIGHT1_M1"},
775 {0x10D, "NPU_SET_IFM_IB_END"},
776 {0x10F, "NPU_SET_IFM_REGION"},
777 {0x110, "NPU_SET_OFM_BATCH_SIZE_M1"},
778 {0x111, "NPU_SET_OFM_WIDTH_M1"},
779 {0x112, "NPU_SET_OFM_HEIGHT_M1"},
780 {0x113, "NPU_SET_OFM_DEPTH_M1"},
781 {0x114, "NPU_SET_OFM_PRECISION"},
782 {0x115, "NPU_SET_OFM_BLK_WIDTH_M1"},
783 {0x116, "NPU_SET_OFM_BLK_HEIGHT_M1"},
784 {0x117, "NPU_SET_OFM_BLK_DEPTH_M1"},
785 {0x118, "NPU_SET_OFM_ZERO_POINT"},
786 {0x11A, "NPU_SET_OFM_WIDTH0_M1"},
787 {0x11B, "NPU_SET_OFM_HEIGHT0_M1"},
788 {0x11C, "NPU_SET_OFM_HEIGHT1_M1"},
789 {0x11F, "NPU_SET_OFM_REGION"},
790 {0x120, "NPU_SET_KERNEL_WIDTH_M1"},
791 {0x121, "NPU_SET_KERNEL_HEIGHT_M1"},
792 {0x122, "NPU_SET_KERNEL_STRIDE"},
793 {0x124, "NPU_SET_ACC_FORMAT"},
794 {0x125, "NPU_SET_ACTIVATION"},
795 {0x126, "NPU_SET_ACTIVATION_MIN"},
796 {0x127, "NPU_SET_ACTIVATION_MAX"},
797 {0x128, "NPU_SET_WEIGHT_REGION"},
798 {0x129, "NPU_SET_SCALE_REGION"},
799 {0x12D, "NPU_SET_AB_START"},
800 {0x12F, "NPU_SET_BLOCKDEP"},
801 {0x130, "NPU_SET_DMA0_SRC_REGION"},
802 {0x131, "NPU_SET_DMA0_DST_REGION"},
803 {0x180, "NPU_SET_IFM2_BROADCAST"},
804 {0x181, "NPU_SET_IFM2_SCALAR"},
805 {0x185, "NPU_SET_IFM2_PRECISION"},
806 {0x189, "NPU_SET_IFM2_ZERO_POINT"},
807 {0x18A, "NPU_SET_IFM2_WIDTH0_M1"},
808 {0x18B, "NPU_SET_IFM2_HEIGHT0_M1"},
809 {0x18C, "NPU_SET_IFM2_HEIGHT1_M1"},
810 {0x18D, "NPU_SET_IFM2_IB_START"},
811 {0x18F, "NPU_SET_IFM2_REGION"},
812};
813
814static const name_lookup_t cmd1_name_tbl[] = {
815 {0x000, "NPU_SET_IFM_BASE0"}, {0x001, "NPU_SET_IFM_BASE1"}, {0x002, "NPU_SET_IFM_BASE2"},
816 {0x003, "NPU_SET_IFM_BASE3"}, {0x004, "NPU_SET_IFM_STRIDE_X"}, {0x005, "NPU_SET_IFM_STRIDE_Y"},
817 {0x006, "NPU_SET_IFM_STRIDE_C"}, {0x007, "NPU_SET_IFM_STRIDE_N"}, {0x010, "NPU_SET_OFM_BASE0"},
818 {0x011, "NPU_SET_OFM_BASE1"}, {0x012, "NPU_SET_OFM_BASE2"}, {0x013, "NPU_SET_OFM_BASE3"},
819 {0x014, "NPU_SET_OFM_STRIDE_X"}, {0x015, "NPU_SET_OFM_STRIDE_Y"}, {0x016, "NPU_SET_OFM_STRIDE_C"},
820 {0x017, "NPU_SET_OFM_STRIDE_N"}, {0x020, "NPU_SET_WEIGHT_BASE"}, {0x021, "NPU_SET_WEIGHT_LENGTH"},
821 {0x022, "NPU_SET_SCALE_BASE"}, {0x023, "NPU_SET_SCALE_LENGTH"}, {0x024, "NPU_SET_OFM_SCALE"},
822 {0x025, "NPU_SET_OPA_SCALE"}, {0x026, "NPU_SET_OPB_SCALE"}, {0x030, "NPU_SET_DMA0_SRC"},
823 {0x031, "NPU_SET_DMA0_DST"}, {0x032, "NPU_SET_DMA0_LEN"}, {0x080, "NPU_SET_IFM2_BASE0"},
824 {0x081, "NPU_SET_IFM2_BASE1"}, {0x082, "NPU_SET_IFM2_BASE2"}, {0x083, "NPU_SET_IFM2_BASE3"},
825 {0x084, "NPU_SET_IFM2_STRIDE_X"}, {0x085, "NPU_SET_IFM2_STRIDE_Y"}, {0x086, "NPU_SET_IFM2_STRIDE_C"},
826};
827
828static void dump_command_stream(const uint32_t *cmd_stream, const int cms_length, int qread)
829{
830 int n;
831 int offset;
832 uint32_t cmd_val;
833 const uint8_t *cmd_ptr;
834 const char *cmd_name;
835 int cmd0_name_tbl_count = sizeof(cmd0_name_tbl) / sizeof(cmd0_name_tbl[0]);
836 int cmd1_name_tbl_count = sizeof(cmd1_name_tbl) / sizeof(cmd1_name_tbl[0]);
837
838 LOG_INFO("dump_command_stream cmd_stream = 0x%8p cms_length = %d\n", cmd_stream, cms_length);
839 for (n = 0; n < cms_length; n++)
840 {
841 // Offset
842 offset = n * sizeof(int);
843 LOG_INFO("[%.4d] ", offset);
844 // Command
845 cmd_ptr = (const uint8_t *)&cmd_stream[n];
846 LOG_INFO("0x%.2X 0x%.2X 0x%.2X 0x%.2X ", cmd_ptr[0], cmd_ptr[1], cmd_ptr[2], cmd_ptr[3]);
847 // Command name and payload
848 if (cmd_stream[n] & 0x4000)
849 {
850 cmd_name = lookup_name(cmd1_name_tbl, cmd1_name_tbl_count, cmd_stream[n] & 0x3FF);
851 n++;
852 cmd_val = cmd_stream[n];
853 cmd_ptr = (const uint8_t *)&cmd_stream[n];
854 LOG_INFO("0x%.2X 0x%.2X 0x%.2X 0x%.2X ", cmd_ptr[0], cmd_ptr[1], cmd_ptr[2], cmd_ptr[3]);
855 }
856 else
857 {
858 cmd_val = cmd_stream[n] >> 16;
859 cmd_name = lookup_name(cmd0_name_tbl, cmd0_name_tbl_count, cmd_stream[n] & 0x3FF);
860 }
861 if (cmd_name)
862 {
863 LOG_INFO("\t%s 0x%.8X", cmd_name, cmd_val);
864 }
865 if (offset == qread)
866 {
867 LOG_INFO(" <<== QREAD\n");
868 }
869 else
870 {
871 LOG_INFO("\n");
872 }
873 }
874}