blob: f3a2dbdd5110985313e534751dc55606f3b1c082 [file] [log] [blame]
Anthony Barbier6ff3b192017-09-04 18:44:23 +01001/*
Michele Di Giorgiod9eaf612020-07-08 11:12:57 +01002 * Copyright (c) 2017-2020 Arm Limited.
Anthony Barbier6ff3b192017-09-04 18:44:23 +01003 *
4 * SPDX-License-Identifier: MIT
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to
8 * deal in the Software without restriction, including without limitation the
9 * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or
10 * sell copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in all
14 * copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
19 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
22 * SOFTWARE.
23 */
24#include "arm_compute/runtime/CL/functions/CLPoolingLayer.h"
25
Anton Lokhmotovaf6204c2017-11-08 09:34:19 +000026#include "arm_compute/core/CL/ICLTensor.h"
Anton Lokhmotovaf6204c2017-11-08 09:34:19 +000027#include "arm_compute/runtime/CL/CLScheduler.h"
Sang-Hoon Parkbef7fa22020-10-21 15:58:54 +010028#include "src/core/CL/kernels/CLFillBorderKernel.h"
29#include "src/core/CL/kernels/CLPoolingLayerKernel.h"
Anthony Barbier6ff3b192017-09-04 18:44:23 +010030
Michele Di Giorgiocbbed282019-12-20 13:26:08 +000031namespace arm_compute
32{
morgolockcc1f6c92020-03-24 09:26:48 +000033void CLPoolingLayer::configure(ICLTensor *input, ICLTensor *output, const PoolingLayerInfo &pool_info, ICLTensor *indices)
Anthony Barbier6ff3b192017-09-04 18:44:23 +010034{
Manuel Bottini2b84be52020-04-08 10:15:51 +010035 configure(CLKernelLibrary::get().get_compile_context(), input, output, pool_info, indices);
36}
37
38void CLPoolingLayer::configure(const CLCompileContext &compile_context, ICLTensor *input, ICLTensor *output, const PoolingLayerInfo &pool_info, ICLTensor *indices)
39{
Anton Lokhmotovaf6204c2017-11-08 09:34:19 +000040 ARM_COMPUTE_ERROR_ON_NULLPTR(input);
Anthony Barbier6ff3b192017-09-04 18:44:23 +010041 // Configure pooling kernel
Georgios Pinitas40f51a62020-11-21 03:04:18 +000042 auto k = std::make_unique<CLPoolingLayerKernel>();
Anton Lokhmotovaf6204c2017-11-08 09:34:19 +000043 k->set_target(CLScheduler::get().target());
Manuel Bottini2b84be52020-04-08 10:15:51 +010044 k->configure(compile_context, input, output, pool_info, indices);
Anthony Barbier6ff3b192017-09-04 18:44:23 +010045 _kernel = std::move(k);
46
Michele Di Giorgiocbbed282019-12-20 13:26:08 +000047 const DataType data_type = input->info()->data_type();
48
Georgios Pinitas55186712018-01-08 17:37:12 +000049 // Configure border depending on operation required (quantize border in case of asymmetric data_type)
Michalis Spyroue74b2012018-04-18 09:49:16 +010050 BorderMode border_mode{};
51 PixelValue pixel_value(0.f);
Sang-Hoon Park0cb3da62020-01-15 12:39:56 +000052 if(is_data_type_quantized_asymmetric(data_type) && !pool_info.exclude_padding)
Anton Lokhmotovaf6204c2017-11-08 09:34:19 +000053 {
Michele Di Giorgiocbbed282019-12-20 13:26:08 +000054 pixel_value = PixelValue(0, data_type, input->info()->quantization_info());
Anton Lokhmotovaf6204c2017-11-08 09:34:19 +000055 }
Sang-Hoon Park11fedda2020-01-15 14:44:04 +000056
57 // Data layout
58 const auto data_layout = pool_info.data_layout == DataLayout::UNKNOWN ? input->info()->data_layout() : pool_info.data_layout;
59
60 switch(data_layout)
Michalis Spyroue74b2012018-04-18 09:49:16 +010061 {
62 case DataLayout::NCHW:
Sang-Hoon Park0cb3da62020-01-15 12:39:56 +000063 border_mode = (PoolingType::MAX == pool_info.pool_type) ? BorderMode::REPLICATE : BorderMode::CONSTANT;
Michalis Spyroue74b2012018-04-18 09:49:16 +010064 break;
65 case DataLayout::NHWC:
66 border_mode = BorderMode::CONSTANT;
Sang-Hoon Park0cb3da62020-01-15 12:39:56 +000067 if(PoolingType::MAX == pool_info.pool_type)
Michalis Spyroue74b2012018-04-18 09:49:16 +010068 {
Michele Di Giorgiocbbed282019-12-20 13:26:08 +000069 if(is_data_type_quantized(data_type))
70 {
71 std::tie(pixel_value, std::ignore) = get_min_max(data_type);
72 }
73 else
74 {
75 pixel_value = PixelValue(std::numeric_limits<float>::lowest());
76 }
Michalis Spyroue74b2012018-04-18 09:49:16 +010077 }
78 break;
79 default:
80 ARM_COMPUTE_ERROR("Data layout not supported");
81 }
Sang-Hoon Parkbef7fa22020-10-21 15:58:54 +010082 _border_handler->configure(compile_context, input, _kernel->border_size(), border_mode, pixel_value);
Georgios Pinitas17812ba2018-06-04 19:27:13 +010083
84 // Tune kernels
85 CLScheduler::get().tune_kernel_static(*_kernel);
Anthony Barbier6ff3b192017-09-04 18:44:23 +010086}
Georgios Pinitas3faea252017-10-30 14:13:50 +000087
morgolockcc1f6c92020-03-24 09:26:48 +000088Status CLPoolingLayer::validate(const ITensorInfo *input, const ITensorInfo *output, const PoolingLayerInfo &pool_info, const ITensorInfo *indices)
Georgios Pinitas3faea252017-10-30 14:13:50 +000089{
morgolockcc1f6c92020-03-24 09:26:48 +000090 return CLPoolingLayerKernel::validate(input, output, pool_info, indices);
Michele Di Giorgiocbbed282019-12-20 13:26:08 +000091}
Sang-Hoon Park0cb3da62020-01-15 12:39:56 +000092} // namespace arm_compute