blob: 9d74980616c8c5137ef7b9e1804324e95f6cdb14 [file] [log] [blame]
Kristofer Jonsson49bdee82020-04-06 13:21:21 +02001/*
2 * Copyright (c) 2019-2020 Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: Apache-2.0
5 *
6 * Licensed under the Apache License, Version 2.0 (the License); you may
7 * not use this file except in compliance with the License.
8 * You may obtain a copy of the License at
9 *
10 * www.apache.org/licenses/LICENSE-2.0
11 *
12 * Unless required by applicable law or agreed to in writing, software
13 * distributed under the License is distributed on an AS IS BASIS, WITHOUT
14 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
15 * See the License for the specific language governing permissions and
16 * limitations under the License.
17 */
18
19#include "ethosu_driver.h"
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020020#include "ethosu_common.h"
Bhavik Pateldae5be02020-06-18 15:25:15 +020021#include "ethosu_config.h"
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020022#include "ethosu_device.h"
Per Åstrand25d78c02020-04-21 14:19:44 +020023
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020024#include <assert.h>
Per Åstrand25d78c02020-04-21 14:19:44 +020025#include <cmsis_compiler.h>
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020026#include <stdbool.h>
Bhavik Patelbf7ae632020-06-11 21:00:16 +020027#include <stddef.h>
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020028#include <stdint.h>
29#include <stdio.h>
30#include <stdlib.h>
31
Bhavik Patel5da40922020-07-15 10:06:43 +020032struct ethosu_driver ethosu_drv = {.dev = {.base_address = NULL,
33 .restore_pmu_config = false,
34 .pmccntr = 0,
35 .pmu_evcntr = {0, 0, 0, 0},
36 .pmu_evtypr = {0, 0, 0, 0}},
37 .abort_inference = false};
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020038
39// IRQ
40static volatile bool irq_triggered = false;
41#if defined(CPU_CORTEX_M3) || defined(CPU_CORTEX_M4) || defined(CPU_CORTEX_M7) || defined(CPU_CORTEX_M33) || \
42 defined(CPU_CORTEX_M55)
Per Åstrand25d78c02020-04-21 14:19:44 +020043void ethosu_irq_handler(void)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020044{
45 uint8_t irq_raised = 0;
Bhavik Pateldae5be02020-06-18 15:25:15 +020046 (void)ethosu_is_irq_raised(&ethosu_drv.dev, &irq_raised);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020047 ASSERT(irq_raised == 1);
48 irq_triggered = true;
Bhavik Pateldae5be02020-06-18 15:25:15 +020049 (void)ethosu_clear_irq_status(&ethosu_drv.dev);
50 (void)ethosu_is_irq_raised(&ethosu_drv.dev, &irq_raised);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020051 ASSERT(irq_raised == 0);
52}
53
Bhavik Pateldae5be02020-06-18 15:25:15 +020054static inline void wait_for_irq(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020055{
56 while (1)
57 {
58 __disable_irq();
Bhavik Pateldae5be02020-06-18 15:25:15 +020059 if (irq_triggered || drv->abort_inference)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020060 {
61 __enable_irq();
62 break;
63 }
64
Per Åstrand25d78c02020-04-21 14:19:44 +020065 __WFI();
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020066
67 __enable_irq();
68 }
69}
70#else
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020071// Just polling the status register
Bhavik Pateldae5be02020-06-18 15:25:15 +020072static inline void wait_for_irq(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020073{
74 uint8_t irq_raised = 0;
75
76 for (int i = 0; i < 5000; ++i)
77 {
Bhavik Pateldae5be02020-06-18 15:25:15 +020078 (void)ethosu_is_irq_raised(&drv->dev, &irq_raised);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +020079 if (1 == irq_raised)
80 {
81 break;
82 }
83 }
84 ASSERT(1 == irq_raised);
85
86 irq_triggered = true;
87}
88#endif
89
90#define MACS_PER_CYCLE_LOG2_MASK 0x000F
91#define SHRAM_SIZE_MASK 0xFF00
92#define SHRAM_SIZE_RIGHT_SHIFT 8
93#define BYTES_IN_32_BITS 4
94#define CUSTOM_OPTION_LENGTH_32_BIT_WORD 1
95#define DRIVER_ACTION_LENGTH_32_BIT_WORD 1
96#define OPTIMIZER_CONFIG_LENGTH_32_BIT_WORD 2
97#define ETHOSU_FOURCC ('1' << 24 | 'P' << 16 | 'O' << 8 | 'C') // "Custom Operator Payload 1"
98#define APB_START_ADDR_MASK 0x0FFF
99#define APB_NUM_REG_BIT_SHIFT 12
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200100#define BYTES_1KB 1024
Bhavik Patel790ef362020-06-03 10:05:28 +0200101#define PRODUCT_MAJOR_ETHOSU55 (4)
Bhavik Patelbf7ae632020-06-11 21:00:16 +0200102#define MASK_16_BYTE_ALIGN (0xF)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200103
104// Driver actions
105enum DRIVER_ACTION_e
106{
107 RESERVED = 0,
108 OPTIMIZER_CONFIG = 1,
109 COMMAND_STREAM = 2,
110 READ_APB_REG = 3,
111 DUMP_SHRAM = 4,
112 NOP = 5,
113};
114
115// Custom data struct
116struct custom_data_s
117{
118 union
119 {
120 // Driver action data
121 struct
122 {
123 // Driver action command (valid values in DRIVER_ACTION_e)
124 uint8_t driver_action_command;
125 // reserved
126 uint8_t reserved;
127 // Driver action data
128 union
129 {
130 struct
131 { // DA_CMD_OPT_CFG
132 uint16_t rel_nbr : 4;
133 uint16_t patch_nbr : 4;
134 uint16_t opt_cfg_reserved : 8;
135 };
136 struct
137 { // DA_CMD_CMSTRM
138 uint16_t length;
139 };
140 struct
141 { // DA_CMD_READAPB
142 uint16_t start_address : 12;
143 uint16_t nbr_reg_minus1 : 4;
144 };
145 uint16_t driver_action_data;
146 };
147 };
148 uint32_t word;
149 };
150};
151
152// optimizer config struct
153struct opt_cfg_s
154{
155 struct custom_data_s da_data;
156 union
157 {
158 struct
159 {
160 uint32_t macs_per_cc : 4;
161 uint32_t cmd_stream_version : 4;
162 uint32_t shram_size : 8;
163 uint32_t reserved1 : 16;
164 };
165 uint32_t npu_cfg;
166 };
167 union
168 {
169 struct
170 {
171 uint32_t version_status : 4;
172 uint32_t version_minor : 4;
173 uint32_t version_major : 4;
174 uint32_t product_major : 4;
175 uint32_t arch_patch_rev : 4;
176 uint32_t arch_minor_rev : 8;
177 uint32_t arch_major_rev : 4;
178 };
179 uint32_t ethosu_id;
180 };
181};
182
Bhavik Pateldae5be02020-06-18 15:25:15 +0200183static int handle_optimizer_config(struct ethosu_driver *drv, struct opt_cfg_s *opt_cfg_p);
184static int handle_command_stream(struct ethosu_driver *drv,
185 const uint8_t *cmd_stream,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200186 const int cms_length,
187 const uint64_t *base_addr,
188 const int num_base_addr);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200189static int read_apb_reg(struct ethosu_driver *drv, uint16_t);
190static int dump_shram(struct ethosu_driver *drv);
191static void dump_npu_register(struct ethosu_driver *drv, int npu_reg, int npu_reg_end);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200192static void dump_command_stream(const uint32_t *cmd_stream, const int cms_length, int qread);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200193static void npu_axi_init(struct ethosu_driver *drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200194
Bhavik Pateldae5be02020-06-18 15:25:15 +0200195int ethosu_init(const void *base_address)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200196{
197 int return_code = 0;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200198
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200199 LOG_INFO("ethosu_init calling NPU embed driver ethosu_dev_init\n");
200
Bhavik Pateldae5be02020-06-18 15:25:15 +0200201 if (ETHOSU_SUCCESS != ethosu_dev_init(&ethosu_drv.dev, base_address))
202 {
203 LOG_ERR("Failed in ethosu_dev_init");
204 return -1;
205 }
206
207 if (ETHOSU_SUCCESS != ethosu_set_clock_and_power(&ethosu_drv.dev, ETHOSU_CLOCK_Q_DISABLE, ETHOSU_POWER_Q_DISABLE))
Bhavik Patele645fed2020-06-12 14:46:47 +0200208 {
209 LOG_ERR("Failed to disable clock-q & power-q for Ethos-U\n");
210 return -1;
211 }
212
Bhavik Pateldae5be02020-06-18 15:25:15 +0200213 ethosu_soft_reset(&ethosu_drv.dev);
Kristofer Jonssondaa0d202020-05-12 12:23:16 +0200214
Bhavik Pateldae5be02020-06-18 15:25:15 +0200215 if (ETHOSU_SUCCESS != ethosu_wait_for_reset(&ethosu_drv.dev))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200216 {
217 LOG_ERR("Failed reset of Ethos-U\n");
218 return -1;
219 }
220
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200221 return return_code;
222}
223
224int ethosu_get_version(struct ethosu_version *version)
225{
226 int return_code = 0;
227
228 if (NULL != version)
229 {
230 struct ethosu_id id;
231 struct ethosu_config cfg;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200232 (void)ethosu_get_id(&ethosu_drv.dev, &id);
233 (void)ethosu_get_config(&ethosu_drv.dev, &cfg);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200234
235 version->id.version_status = id.version_status;
236 version->id.version_minor = id.version_minor;
237 version->id.version_major = id.version_major;
238 version->id.product_major = id.product_major;
239 version->id.arch_patch_rev = id.arch_patch_rev;
240 version->id.arch_minor_rev = id.arch_minor_rev;
241 version->id.arch_major_rev = id.arch_major_rev;
242 version->id.driver_patch_rev = ETHOSU_DRIVER_VERSION_PATCH;
243 version->id.driver_minor_rev = ETHOSU_DRIVER_VERSION_MINOR;
244 version->id.driver_major_rev = ETHOSU_DRIVER_VERSION_MAJOR;
245 version->cfg.macs_per_cc = cfg.macs_per_cc;
246 version->cfg.cmd_stream_version = cfg.cmd_stream_version;
247 version->cfg.shram_size = cfg.shram_size;
248 }
249 else
250 {
251 return_code = -1;
252 }
253
254 return return_code;
255}
256
257int ethosu_invoke(const void *custom_data_ptr,
258 const int custom_data_size,
259 const uint64_t *base_addr,
260 const int num_base_addr)
261{
262 struct custom_data_s *data_start_ptr = (struct custom_data_s *)custom_data_ptr;
263 int return_code = 0;
264
265 LOG_INFO("ethosu_invoke\n");
266
267 // First word in custom_data_ptr should contain "Custom Operator Payload 1"
268 if (data_start_ptr->word != ETHOSU_FOURCC)
269 {
270 LOG_ERR("Custom Operator Payload: %x is not correct, expected %x\n", data_start_ptr->word, ETHOSU_FOURCC);
271 return -1;
272 }
273 data_start_ptr += CUSTOM_OPTION_LENGTH_32_BIT_WORD;
274 struct custom_data_s *data_ptr = data_start_ptr;
275
276 if ((custom_data_size % BYTES_IN_32_BITS) != 0)
277 {
278 LOG_ERR("ethosu_invoke ERROR custom_data_size=0x%x not a multiple of 4\n", custom_data_size);
279 return -1;
280 }
281 int custom_data_32bit_size = (custom_data_size / BYTES_IN_32_BITS - CUSTOM_OPTION_LENGTH_32_BIT_WORD);
282
Bhavik Pateldae5be02020-06-18 15:25:15 +0200283 ethosu_set_clock_and_power(&ethosu_drv.dev, ETHOSU_CLOCK_Q_ENABLE, ETHOSU_POWER_Q_DISABLE);
Bhavik Patel5da40922020-07-15 10:06:43 +0200284 ethosu_restore_pmu_config(&ethosu_drv.dev);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200285 while (data_ptr < (data_start_ptr + custom_data_32bit_size))
286 {
Bhavik Patele645fed2020-06-12 14:46:47 +0200287 int ret = 0;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200288 switch (data_ptr->driver_action_command)
289 {
290 case OPTIMIZER_CONFIG:
291 LOG_INFO("ethosu_invoke OPTIMIZER_CONFIG\n");
292 struct opt_cfg_s *opt_cfg_p = (struct opt_cfg_s *)data_ptr;
293
Bhavik Pateldae5be02020-06-18 15:25:15 +0200294 ret = handle_optimizer_config(&ethosu_drv, opt_cfg_p);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200295 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD + OPTIMIZER_CONFIG_LENGTH_32_BIT_WORD;
296 break;
297 case COMMAND_STREAM:
298 LOG_INFO("ethosu_invoke COMMAND_STREAM\n");
299 void *command_stream = (uint8_t *)(data_ptr) + sizeof(struct custom_data_s);
300 int cms_length = (data_ptr->reserved << 16) | data_ptr->length;
301
Bhavik Pateldae5be02020-06-18 15:25:15 +0200302 ethosu_drv.abort_inference = false;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200303 // It is safe to clear this flag without atomic, because npu is not running.
304 irq_triggered = false;
305
Bhavik Pateldae5be02020-06-18 15:25:15 +0200306 ret = handle_command_stream(&ethosu_drv, command_stream, cms_length, base_addr, num_base_addr);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200307
Bhavik Pateldae5be02020-06-18 15:25:15 +0200308 if (return_code == -1 && ethosu_drv.abort_inference)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200309 {
310 uint32_t qread = 0;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200311 ethosu_get_qread(&ethosu_drv.dev, &qread);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200312 LOG_ERR("NPU timeout\n");
313 dump_command_stream(command_stream, cms_length, qread);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200314 dump_npu_register(&ethosu_drv, 0x200, 0x2BF);
315 dump_npu_register(&ethosu_drv, 0x800, 0xB3F);
316 dump_shram(&ethosu_drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200317 }
318
319 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD + cms_length;
320 break;
321 case READ_APB_REG:
322 LOG_INFO("ethosu_invoke READ_APB_REG\n");
Bhavik Pateldae5be02020-06-18 15:25:15 +0200323 ret = read_apb_reg(&ethosu_drv, data_ptr->driver_action_data);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200324 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD;
325 break;
326 case DUMP_SHRAM:
327 LOG_INFO("ethosu_invoke DUMP_SHRAM\n");
Bhavik Pateldae5be02020-06-18 15:25:15 +0200328 ret = dump_shram(&ethosu_drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200329 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD;
330 break;
331 case NOP:
332 LOG_INFO("ethosu_invoke NOP\n");
333 data_ptr += DRIVER_ACTION_LENGTH_32_BIT_WORD;
334 break;
335 default:
336 LOG_ERR("ethosu_invoke UNSUPPORTED driver_action_command %d \n", data_ptr->driver_action_command);
Bhavik Patele645fed2020-06-12 14:46:47 +0200337 ret = -1;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200338 break;
339 }
Bhavik Patele645fed2020-06-12 14:46:47 +0200340 if (ret != 0)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200341 {
Bhavik Patele645fed2020-06-12 14:46:47 +0200342 return_code = -1;
343 break;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200344 }
345 }
Bhavik Patel5da40922020-07-15 10:06:43 +0200346 ethosu_save_pmu_config(&ethosu_drv.dev);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200347 ethosu_set_clock_and_power(&ethosu_drv.dev, ETHOSU_CLOCK_Q_ENABLE, ETHOSU_POWER_Q_ENABLE);
Bhavik Patele645fed2020-06-12 14:46:47 +0200348 return return_code;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200349}
350
351void ethosu_abort(void)
352{
Bhavik Pateldae5be02020-06-18 15:25:15 +0200353 ethosu_drv.abort_inference = true;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200354}
355
Bhavik Pateldae5be02020-06-18 15:25:15 +0200356static int handle_optimizer_config(struct ethosu_driver *drv, struct opt_cfg_s *opt_cfg_p)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200357{
358 struct ethosu_config cfg;
359 struct ethosu_id id;
360 int return_code = 0;
361
362 LOG_INFO("handle_optimizer_config:\n");
363 LOG_INFO("Optimizer release nbr: %d patch: %d\n", opt_cfg_p->da_data.rel_nbr, opt_cfg_p->da_data.patch_nbr);
364 LOG_INFO("Optimizer config cmd_stream_version: %d macs_per_cc: %d shram_size: %d\n",
365 opt_cfg_p->cmd_stream_version,
366 opt_cfg_p->macs_per_cc,
367 opt_cfg_p->shram_size);
368 LOG_INFO("Optimizer config Ethos-U version: %d.%d.%d\n",
369 opt_cfg_p->arch_major_rev,
370 opt_cfg_p->arch_minor_rev,
371 opt_cfg_p->arch_patch_rev);
372
Bhavik Pateldae5be02020-06-18 15:25:15 +0200373 (void)ethosu_get_config(&drv->dev, &cfg);
374 (void)ethosu_get_id(&drv->dev, &id);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200375 LOG_INFO("Ethos-U config cmd_stream_version: %d macs_per_cc: %d shram_size: %d\n",
376 cfg.cmd_stream_version,
377 cfg.macs_per_cc,
378 cfg.shram_size);
379 LOG_INFO("Ethos-U version: %d.%d.%d\n", id.arch_major_rev, id.arch_minor_rev, id.arch_patch_rev);
380
381 if ((cfg.macs_per_cc != opt_cfg_p->macs_per_cc) || (cfg.shram_size != opt_cfg_p->shram_size) ||
382 (cfg.cmd_stream_version != opt_cfg_p->cmd_stream_version))
383 {
384 if (cfg.macs_per_cc != opt_cfg_p->macs_per_cc)
385 {
386 LOG_ERR("NPU config mismatch: npu.macs_per_cc=%d optimizer.macs_per_cc=%d\n",
387 cfg.macs_per_cc,
388 opt_cfg_p->macs_per_cc);
389 }
390 if (cfg.shram_size != opt_cfg_p->shram_size)
391 {
392 LOG_ERR("NPU config mismatch: npu.shram_size=%d optimizer.shram_size=%d\n",
393 cfg.shram_size,
394 opt_cfg_p->shram_size);
395 }
396 if (cfg.cmd_stream_version != opt_cfg_p->cmd_stream_version)
397 {
398 LOG_ERR("NPU config mismatch: npu.cmd_stream_version=%d optimizer.cmd_stream_version=%d\n",
399 cfg.cmd_stream_version,
400 opt_cfg_p->cmd_stream_version);
401 }
402 return_code = -1;
403 }
404
Bhavik Patel790ef362020-06-03 10:05:28 +0200405 if ((id.product_major == PRODUCT_MAJOR_ETHOSU55) &&
Douglas Troha60d50ae2020-06-15 12:48:10 +0200406 ((id.arch_major_rev != opt_cfg_p->arch_major_rev) || (id.arch_minor_rev != opt_cfg_p->arch_minor_rev)))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200407 {
Bhavik Patel790ef362020-06-03 10:05:28 +0200408 LOG_ERR("NPU arch mismatch: npu.arch=%d.%d.%d optimizer.arch=%d.%d.%d\n",
409 id.arch_major_rev,
410 id.arch_minor_rev,
411 id.arch_patch_rev,
412 opt_cfg_p->arch_major_rev,
413 opt_cfg_p->arch_minor_rev,
414 opt_cfg_p->arch_patch_rev);
415 return_code = -1;
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200416 }
417
418#if !defined(LOG_ENABLED)
419 UNUSED(opt_cfg_p);
420#endif
421 return return_code;
422}
423
Bhavik Pateldae5be02020-06-18 15:25:15 +0200424static void npu_axi_init(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200425{
Bhavik Pateldae5be02020-06-18 15:25:15 +0200426 ethosu_set_qconfig(&drv->dev, NPU_QCONFIG);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200427
Bhavik Pateldae5be02020-06-18 15:25:15 +0200428 ethosu_set_regioncfg(&drv->dev, 0, NPU_REGIONCFG_0);
429 ethosu_set_regioncfg(&drv->dev, 1, NPU_REGIONCFG_1);
430 ethosu_set_regioncfg(&drv->dev, 2, NPU_REGIONCFG_2);
431 ethosu_set_regioncfg(&drv->dev, 3, NPU_REGIONCFG_3);
432 ethosu_set_regioncfg(&drv->dev, 4, NPU_REGIONCFG_4);
433 ethosu_set_regioncfg(&drv->dev, 5, NPU_REGIONCFG_5);
434 ethosu_set_regioncfg(&drv->dev, 6, NPU_REGIONCFG_6);
435 ethosu_set_regioncfg(&drv->dev, 7, NPU_REGIONCFG_7);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200436
Bhavik Pateldae5be02020-06-18 15:25:15 +0200437 (void)ethosu_set_axi_limit0(&drv->dev,
438 AXI_LIMIT0_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200439 AXI_LIMIT0_MEM_TYPE,
440 AXI_LIMIT0_MAX_OUTSTANDING_READS,
441 AXI_LIMIT0_MAX_OUTSTANDING_WRITES);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200442 (void)ethosu_set_axi_limit1(&drv->dev,
443 AXI_LIMIT1_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200444 AXI_LIMIT1_MEM_TYPE,
445 AXI_LIMIT1_MAX_OUTSTANDING_READS,
446 AXI_LIMIT1_MAX_OUTSTANDING_WRITES);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200447 (void)ethosu_set_axi_limit2(&drv->dev,
448 AXI_LIMIT2_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200449 AXI_LIMIT2_MEM_TYPE,
450 AXI_LIMIT2_MAX_OUTSTANDING_READS,
451 AXI_LIMIT2_MAX_OUTSTANDING_WRITES);
Bhavik Pateldae5be02020-06-18 15:25:15 +0200452 (void)ethosu_set_axi_limit3(&drv->dev,
453 AXI_LIMIT3_MAX_BEATS_BYTES,
Bhavik Patel790ef362020-06-03 10:05:28 +0200454 AXI_LIMIT3_MEM_TYPE,
455 AXI_LIMIT3_MAX_OUTSTANDING_READS,
456 AXI_LIMIT3_MAX_OUTSTANDING_WRITES);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200457}
458
Bhavik Pateldae5be02020-06-18 15:25:15 +0200459static int handle_command_stream(struct ethosu_driver *drv,
460 const uint8_t *cmd_stream,
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200461 const int cms_length,
462 const uint64_t *base_addr,
463 const int num_base_addr)
464{
465 uint32_t qread = 0;
466 uint32_t cms_bytes = cms_length * BYTES_IN_32_BITS;
467 LOG_INFO("handle_command_stream cms_length %d\n", cms_length);
468
Bhavik Patelbf7ae632020-06-11 21:00:16 +0200469 if (0 != ((ptrdiff_t)cmd_stream & MASK_16_BYTE_ALIGN))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200470 {
Bhavik Patelbf7ae632020-06-11 21:00:16 +0200471 LOG_ERR("Error: Command stream addr %p not aligned to 16 bytes\n", cmd_stream);
472 return -1;
473 }
474
475 bool base_addr_invalid = false;
476 for (int i = 0; i < num_base_addr; i++)
477 {
478 if (0 != (base_addr[i] & MASK_16_BYTE_ALIGN))
479 {
480 LOG_ERR("Error: Base addr %d: %p not aligned to 16 bytes\n", i, (void *)(base_addr[i]));
481 base_addr_invalid = true;
482 }
483 }
484 if (base_addr_invalid)
485 {
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200486 return -1;
487 }
Bhavik Pateldae5be02020-06-18 15:25:15 +0200488 npu_axi_init(drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200489
Bhavik Pateldae5be02020-06-18 15:25:15 +0200490 if (ETHOSU_SUCCESS != ethosu_run_command_stream(&drv->dev, cmd_stream, cms_bytes, base_addr, num_base_addr))
Bhavik Patel790ef362020-06-03 10:05:28 +0200491 {
492 return -1;
493 }
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200494
Bhavik Pateldae5be02020-06-18 15:25:15 +0200495 wait_for_irq(drv);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200496
Bhavik Pateldae5be02020-06-18 15:25:15 +0200497 (void)ethosu_get_qread(&drv->dev, &qread);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200498 if (qread != cms_bytes)
499 {
500 LOG_ERR("Failure: IRQ received but qread (%d) not at end of stream (%d).\n", qread, cms_bytes);
501 return -1;
502 }
503
504 // TODO Power off
505 return 0;
506}
507
Bhavik Pateldae5be02020-06-18 15:25:15 +0200508static int read_apb_reg(struct ethosu_driver *drv, uint16_t da_data)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200509{
510 uint32_t *reg_p;
511 uint32_t start_address = (uint32_t)(da_data & APB_START_ADDR_MASK);
512 uint16_t num_reg = (da_data >> APB_NUM_REG_BIT_SHIFT) + 1;
513
514 reg_p = (uint32_t *)malloc(num_reg * sizeof(uint32_t));
515 if (reg_p == NULL)
516 {
517 LOG_INFO("read_apb_reg, Error! memory not allocated.");
518 return -1;
519 }
520
Bhavik Pateldae5be02020-06-18 15:25:15 +0200521 if (ETHOSU_SUCCESS == ethosu_read_apb_reg(&drv->dev, start_address, num_reg, reg_p))
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200522 {
523 for (int i = 0; i < num_reg; i++)
524 {
525 LOG_INFO("NPU_REG ADDR 0x%04x = 0x%08x\n", (start_address + (i * BYTES_IN_32_BITS)), reg_p[i]);
526 }
527 }
528 else
529 {
530 free(reg_p);
531 return -1;
532 }
533
534 free(reg_p);
535 return 0;
536}
537
Bhavik Pateldae5be02020-06-18 15:25:15 +0200538static int dump_shram(struct ethosu_driver *drv)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200539{
540 struct ethosu_config cfg;
541 uint32_t *shram_p;
Bhavik Pateldae5be02020-06-18 15:25:15 +0200542 (void)ethosu_get_config(&drv->dev, &cfg);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200543
544 LOG_INFO("dump_shram size = %d KB\n", cfg.shram_size);
545
546 shram_p = (uint32_t *)malloc(BYTES_1KB);
547 if (shram_p == NULL)
548 {
549 LOG_ERR("read_shram, Error! memory not allocated.");
550 return -1;
551 }
552
553 for (uint32_t i = 0; i < cfg.shram_size; i++)
554 {
Bhavik Pateldae5be02020-06-18 15:25:15 +0200555 ethosu_get_shram_data(&drv->dev, i, (uint32_t *)shram_p);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200556 // Output 1KB of SHRAM
557 LOG_INFO("***SHRAM SECTION %d***\n", i);
558 for (int j = 0; j < (BYTES_1KB / BYTES_IN_32_BITS); j++)
559 {
560 LOG_INFO("[0x%04x] %x\n", (i * 1024 + j * 4), shram_p[j]);
561 }
562 }
563 free(shram_p);
564
565 return 0;
566}
567
568typedef struct
569{
570 int number;
571 const char *name;
572} name_lookup_t;
573
574static const name_lookup_t npu_reg_name_tbl[] = {
575 {0x200, "KERNEL_X"},
576 {0x204, "KERNEL_Y"},
577 {0x208, "KERNEL_W_M1"},
578 {0x20C, "KERNEL_H_M1"},
579 {0x210, "OFM_CBLK_WIDTH_M1"},
580 {0x214, "OFM_CBLK_HEIGHT_M1"},
581 {0x218, "OFM_CBLK_DEPTH_M1"},
582 {0x21c, "IFM_CBLK_DEPTH_M1"},
583 {0x220, "OFM_X"},
584 {0x224, "OFM_Y"},
585 {0x228, "OFM_Z"},
586 {0x22C, "IFM_Z"},
587 {0x230, "PAD_TOP"},
588 {0x234, "PAD_LEFT"},
589 {0x238, "IFM_CBLK_WIDTH"},
590 {0x23C, "IFM_CBLK_HEIGHT"},
591 {0x240, "DMA_IFM_SRC"},
592 {0x244, "DMA_IFM_SRC_HI"},
593 {0x248, "DMA_IFM_DST"},
594 {0x24c, "DMA_OFM_SRC"},
595 {0x250, "DMA_OFM_DST"},
596 {0x254, "DMA_OFM_DST_HI"},
597 {0x258, "DMA_WEIGHT_SRC"},
598 {0x25c, "DMA_WEIGHT_SRC_HI"},
599 {0x260, "DMA_CMD_SRC"},
600 {0x264, "DMA_CMD_SRC_HI"},
601 {0x268, "DMA_CMD_SIZE"},
602 {0x26c, "DMA_M2M_SRC"},
603 {0x270, "DMA_M2M_SRC_HI"},
604 {0x274, "DMA_M2M_DST"},
605 {0x278, "DMA_M2M_DST_HI"},
606 {0x27c, "CURRENT_QREAD"},
607 {0x280, "DMA_SCALE_SRC"},
608 {0x284, "DMA_SCALE_SRC_HI"},
609 {0x2BC, "CURRENT_CMD"},
610 {0x800, "IFM_PAD_TOP"},
611 {0x804, "IFM_PAD_LEFT"},
612 {0x808, "IFM_PAD_RIGHT"},
613 {0x80C, "IFM_PAD_BOTTOM"},
614 {0x810, "IFM_DEPTH_M1"},
615 {0x814, "IFM_PRECISION"},
616 {0x81C, "IFM_UPSCALE"},
617 {0x824, "IFM_ZERO_POINT"},
618 {0x828, "IFM_WIDTH0_M1"},
619 {0x82C, "IFM_HEIGHT0_M1"},
620 {0x830, "IFM_HEIGHT1_M1"},
621 {0x834, "IFM_IB_END"},
622 {0x83C, "IFM_REGION"},
623 {0x844, "OFM_WIDTH_M1"},
624 {0x848, "OFM_HEIGHT_M1"},
625 {0x84C, "OFM_DEPTH_M1"},
626 {0x850, "OFM_PRECISION"},
627 {0x854, "OFM_BLK_WIDTH_M1"},
628 {0x858, "OFM_BLK_HEIGHT_M1"},
629 {0x85C, "OFM_BLK_DEPTH_M1"},
630 {0x860, "OFM_ZERO_POINT"},
631 {0x868, "OFM_WIDTH0_M1"},
632 {0x86C, "OFM_HEIGHT0_M1"},
633 {0x870, "OFM_HEIGHT1_M1"},
634 {0x87C, "OFM_REGION"},
635 {0x880, "KERNEL_WIDTH_M1"},
636 {0x884, "KERNEL_HEIGHT_M1"},
637 {0x888, "KERNEL_STRIDE"},
638 {0x88C, "PARALLEL_MODE"},
639 {0x890, "ACC_FORMAT"},
640 {0x894, "ACTIVATION"},
641 {0x898, "ACTIVATION_MIN"},
642 {0x89C, "ACTIVATION_MAX"},
643 {0x8A0, "WEIGHT_REGION"},
644 {0x8A4, "SCALE_REGION"},
645 {0x8B4, "AB_START"},
646 {0x8BC, "BLOCKDEP"},
647 {0x8C0, "DMA0_SRC_REGION"},
648 {0x8C4, "DMA0_DST_REGION"},
649 {0x8C8, "DMA0_SIZE0"},
650 {0x8CC, "DMA0_SIZE1"},
651 {0x900, "IFM2_BROADCAST"},
652 {0x904, "IFM2_SCALAR"},
653 {0x924, "IFM2_ZERO_POINT"},
654 {0x928, "IFM2_WIDTH0_M1"},
655 {0x92C, "IFM2_HEIGHT0_M1"},
656 {0x930, "IFM2_HEIGHT1_M1"},
657 {0x934, "IFM2_IB_START"},
658 {0x93C, "IFM2_REGION"},
659 {0xA00, "IFM_BASE0"},
660 {0xA04, "IFM_BASE0_HI"},
661 {0xA08, "IFM_BASE1"},
662 {0xA0C, "IFM_BASE1_HI"},
663 {0xA10, "IFM_BASE2"},
664 {0xA14, "IFM_BASE2_HI"},
665 {0xA18, "IFM_BASE3"},
666 {0xA1C, "IFM_BASE3_HI"},
667 {0xA20, "IFM_STRIDE_X"},
668 {0xA24, "IFM_STRIDE_X_HI"},
669 {0xA28, "IFM_STRIDE_Y"},
670 {0xA2C, "IFM_STRIDE_Y_HI"},
671 {0xA30, "IFM_STRIDE_C"},
672 {0xA34, "IFM_STRIDE_C_HI"},
673 {0xA40, "OFM_BASE0"},
674 {0xA44, "OFM_BASE0_HI"},
675 {0xA48, "OFM_BASE1"},
676 {0xA4C, "OFM_BASE1_HI"},
677 {0xA50, "OFM_BASE2"},
678 {0xA54, "OFM_BASE2_HI"},
679 {0xA58, "OFM_BASE3"},
680 {0xA5C, "OFM_BASE3_HI"},
681 {0xA60, "OFM_STRIDE_X"},
682 {0xA64, "OFM_STRIDE_X_HI"},
683 {0xA68, "OFM_STRIDE_Y"},
684 {0xA6C, "OFM_STRIDE_Y_HI"},
685 {0xA70, "OFM_STRIDE_C"},
686 {0xA74, "OFM_STRIDE_C_HI"},
687 {0xA80, "WEIGHT_BASE"},
688 {0xA84, "WEIGHT_BASE_HI"},
689 {0xA88, "WEIGHT_LENGTH"},
690 {0xA8C, "WEIGHT_LENGTH_HI"},
691 {0xA90, "SCALE_BASE"},
692 {0xA94, "SCALE_BASE_HI"},
693 {0xA98, "SCALE_LENGTH"},
694 {0xAA0, "OFM_SCALE"},
695 {0xAA4, "OFM_SCALE_SHIFT"},
696 {0xAA8, "OPA_SCALE "},
697 {0xAB0, "OPB_SCALE"},
698 {0xAC0, "DMA0_SRC"},
699 {0xAC4, "DMA0_SRC_HI"},
700 {0xAC8, "DMA0_DST"},
701 {0xACC, "DMA0_DST_HI"},
702 {0xAD0, "DMA0_LEN"},
703 {0xAD4, "DMA0_LEN_HI"},
704 {0xAD8, "DMA0_SKIP0"},
705 {0xADC, "DMA0_SKIP0_HI"},
706 {0xAE0, "DMA0_SKIP1"},
707 {0xAE4, "DMA0_SKIP1_HI"},
708 {0xB00, "IFM2_BASE0"},
709 {0xB04, "IFM2_BASE0_HI"},
710 {0xB08, "IFM2_BASE1"},
711 {0xB0C, "IFM2_BASE1_HI"},
712 {0xB10, "IFM2_BASE2"},
713 {0xB14, "IFM2_BASE2_HI"},
714 {0xB18, "IFM2_BASE3"},
715 {0xB1C, "IFM2_BASE3_HI"},
716 {0xB20, "IFM2_STRIDE_X"},
717 {0xB24, "IFM2_STRIDE_X_HI"},
718 {0xB28, "IFM2_STRIDE_Y"},
719 {0xB2C, "IFM2_STRIDE_Y_HI"},
720 {0xB30, "IFM2_STRIDE_C"},
721 {0xB34, "IFM2_STRIDE_C_HI"},
722 {0xB40, "WEIGHT1_BASE"},
723 {0xB44, "WEIGHT1_BASE_HI"},
724 {0xB48, "WEIGHT1_LENGTH"},
725 {0xB4C, "WEIGHT1_LENGTH_HI"},
726 {0xB50, "SCALE1_BASE"},
727 {0xB54, "SCALE1_BASE_HI"},
728 {0xB58, "SCALE1_LENGTH"},
729};
730
731static const char *lookup_name(const name_lookup_t *lookup_table, int lookup_table_count, int find)
732{
733 int n;
734 for (n = 0; n < lookup_table_count; n++)
735 {
736 if (lookup_table[n].number == find)
737 {
738 return lookup_table[n].name;
739 }
740 }
741 // Not found
742 return 0;
743}
744
Bhavik Pateldae5be02020-06-18 15:25:15 +0200745static void dump_npu_register(struct ethosu_driver *drv, int npu_reg, int npu_reg_end)
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200746{
747 unsigned int reg_val;
748 const char *reg_name;
749 int npu_reg_name_tbl_count = sizeof(npu_reg_name_tbl) / sizeof(npu_reg_name_tbl[0]);
750
751 LOG_INFO("dump_register %X - %X\n", npu_reg, npu_reg_end);
752 for (; npu_reg <= npu_reg_end; npu_reg += sizeof(int))
753 {
Bhavik Pateldae5be02020-06-18 15:25:15 +0200754 reg_val = ethosu_read_reg(&drv->dev, npu_reg);
Kristofer Jonsson49bdee82020-04-06 13:21:21 +0200755 reg_name = lookup_name(npu_reg_name_tbl, npu_reg_name_tbl_count, npu_reg);
756 LOG_INFO("[0x%.4X] 0x%.8X\t%s\n", npu_reg, reg_val, (reg_name) ? reg_name : "");
757 }
758}
759
760static const name_lookup_t cmd0_name_tbl[] = {
761 {0x000, "NPU_OP_STOP"},
762 {0x001, "NPU_OP_IRQ"},
763 {0x002, "NPU_OP_CONV"},
764 {0x003, "NPU_OP_DEPTHWISE"},
765 {0x004, "NPU_OP_VECTOR_PROD"},
766 {0x005, "NPU_OP_POOL"},
767 {0x006, "NPU_OP_ELEMENTWISE"},
768 {0x010, "NPU_OP_DMA_START"},
769 {0x011, "NPU_OP_DMA_WAIT"},
770 {0x012, "NPU_OP_KERNEL_WAIT"},
771 {0x100, "NPU_SET_IFM_PAD_TOP"},
772 {0x101, "NPU_SET_IFM_PAD_LEFT"},
773 {0x102, "NPU_SET_IFM_PAD_RIGHT"},
774 {0x103, "NPU_SET_IFM_PAD_BOTTOM"},
775 {0x104, "NPU_SET_IFM_DEPTH_M1"},
776 {0x105, "NPU_SET_IFM_PRECISION"},
777 {0x107, "NPU_SET_IFM_UPSCALE"},
778 {0x109, "NPU_SET_IFM_ZERO_POINT"},
779 {0x10A, "NPU_SET_IFM_WIDTH0_M1"},
780 {0x10B, "NPU_SET_IFM_HEIGHT0_M1"},
781 {0x10C, "NPU_SET_IFM_HEIGHT1_M1"},
782 {0x10D, "NPU_SET_IFM_IB_END"},
783 {0x10F, "NPU_SET_IFM_REGION"},
784 {0x110, "NPU_SET_OFM_BATCH_SIZE_M1"},
785 {0x111, "NPU_SET_OFM_WIDTH_M1"},
786 {0x112, "NPU_SET_OFM_HEIGHT_M1"},
787 {0x113, "NPU_SET_OFM_DEPTH_M1"},
788 {0x114, "NPU_SET_OFM_PRECISION"},
789 {0x115, "NPU_SET_OFM_BLK_WIDTH_M1"},
790 {0x116, "NPU_SET_OFM_BLK_HEIGHT_M1"},
791 {0x117, "NPU_SET_OFM_BLK_DEPTH_M1"},
792 {0x118, "NPU_SET_OFM_ZERO_POINT"},
793 {0x11A, "NPU_SET_OFM_WIDTH0_M1"},
794 {0x11B, "NPU_SET_OFM_HEIGHT0_M1"},
795 {0x11C, "NPU_SET_OFM_HEIGHT1_M1"},
796 {0x11F, "NPU_SET_OFM_REGION"},
797 {0x120, "NPU_SET_KERNEL_WIDTH_M1"},
798 {0x121, "NPU_SET_KERNEL_HEIGHT_M1"},
799 {0x122, "NPU_SET_KERNEL_STRIDE"},
800 {0x124, "NPU_SET_ACC_FORMAT"},
801 {0x125, "NPU_SET_ACTIVATION"},
802 {0x126, "NPU_SET_ACTIVATION_MIN"},
803 {0x127, "NPU_SET_ACTIVATION_MAX"},
804 {0x128, "NPU_SET_WEIGHT_REGION"},
805 {0x129, "NPU_SET_SCALE_REGION"},
806 {0x12D, "NPU_SET_AB_START"},
807 {0x12F, "NPU_SET_BLOCKDEP"},
808 {0x130, "NPU_SET_DMA0_SRC_REGION"},
809 {0x131, "NPU_SET_DMA0_DST_REGION"},
810 {0x180, "NPU_SET_IFM2_BROADCAST"},
811 {0x181, "NPU_SET_IFM2_SCALAR"},
812 {0x185, "NPU_SET_IFM2_PRECISION"},
813 {0x189, "NPU_SET_IFM2_ZERO_POINT"},
814 {0x18A, "NPU_SET_IFM2_WIDTH0_M1"},
815 {0x18B, "NPU_SET_IFM2_HEIGHT0_M1"},
816 {0x18C, "NPU_SET_IFM2_HEIGHT1_M1"},
817 {0x18D, "NPU_SET_IFM2_IB_START"},
818 {0x18F, "NPU_SET_IFM2_REGION"},
819};
820
821static const name_lookup_t cmd1_name_tbl[] = {
822 {0x000, "NPU_SET_IFM_BASE0"}, {0x001, "NPU_SET_IFM_BASE1"}, {0x002, "NPU_SET_IFM_BASE2"},
823 {0x003, "NPU_SET_IFM_BASE3"}, {0x004, "NPU_SET_IFM_STRIDE_X"}, {0x005, "NPU_SET_IFM_STRIDE_Y"},
824 {0x006, "NPU_SET_IFM_STRIDE_C"}, {0x007, "NPU_SET_IFM_STRIDE_N"}, {0x010, "NPU_SET_OFM_BASE0"},
825 {0x011, "NPU_SET_OFM_BASE1"}, {0x012, "NPU_SET_OFM_BASE2"}, {0x013, "NPU_SET_OFM_BASE3"},
826 {0x014, "NPU_SET_OFM_STRIDE_X"}, {0x015, "NPU_SET_OFM_STRIDE_Y"}, {0x016, "NPU_SET_OFM_STRIDE_C"},
827 {0x017, "NPU_SET_OFM_STRIDE_N"}, {0x020, "NPU_SET_WEIGHT_BASE"}, {0x021, "NPU_SET_WEIGHT_LENGTH"},
828 {0x022, "NPU_SET_SCALE_BASE"}, {0x023, "NPU_SET_SCALE_LENGTH"}, {0x024, "NPU_SET_OFM_SCALE"},
829 {0x025, "NPU_SET_OPA_SCALE"}, {0x026, "NPU_SET_OPB_SCALE"}, {0x030, "NPU_SET_DMA0_SRC"},
830 {0x031, "NPU_SET_DMA0_DST"}, {0x032, "NPU_SET_DMA0_LEN"}, {0x080, "NPU_SET_IFM2_BASE0"},
831 {0x081, "NPU_SET_IFM2_BASE1"}, {0x082, "NPU_SET_IFM2_BASE2"}, {0x083, "NPU_SET_IFM2_BASE3"},
832 {0x084, "NPU_SET_IFM2_STRIDE_X"}, {0x085, "NPU_SET_IFM2_STRIDE_Y"}, {0x086, "NPU_SET_IFM2_STRIDE_C"},
833};
834
835static void dump_command_stream(const uint32_t *cmd_stream, const int cms_length, int qread)
836{
837 int n;
838 int offset;
839 uint32_t cmd_val;
840 const uint8_t *cmd_ptr;
841 const char *cmd_name;
842 int cmd0_name_tbl_count = sizeof(cmd0_name_tbl) / sizeof(cmd0_name_tbl[0]);
843 int cmd1_name_tbl_count = sizeof(cmd1_name_tbl) / sizeof(cmd1_name_tbl[0]);
844
845 LOG_INFO("dump_command_stream cmd_stream = 0x%8p cms_length = %d\n", cmd_stream, cms_length);
846 for (n = 0; n < cms_length; n++)
847 {
848 // Offset
849 offset = n * sizeof(int);
850 LOG_INFO("[%.4d] ", offset);
851 // Command
852 cmd_ptr = (const uint8_t *)&cmd_stream[n];
853 LOG_INFO("0x%.2X 0x%.2X 0x%.2X 0x%.2X ", cmd_ptr[0], cmd_ptr[1], cmd_ptr[2], cmd_ptr[3]);
854 // Command name and payload
855 if (cmd_stream[n] & 0x4000)
856 {
857 cmd_name = lookup_name(cmd1_name_tbl, cmd1_name_tbl_count, cmd_stream[n] & 0x3FF);
858 n++;
859 cmd_val = cmd_stream[n];
860 cmd_ptr = (const uint8_t *)&cmd_stream[n];
861 LOG_INFO("0x%.2X 0x%.2X 0x%.2X 0x%.2X ", cmd_ptr[0], cmd_ptr[1], cmd_ptr[2], cmd_ptr[3]);
862 }
863 else
864 {
865 cmd_val = cmd_stream[n] >> 16;
866 cmd_name = lookup_name(cmd0_name_tbl, cmd0_name_tbl_count, cmd_stream[n] & 0x3FF);
867 }
868 if (cmd_name)
869 {
870 LOG_INFO("\t%s 0x%.8X", cmd_name, cmd_val);
871 }
872 if (offset == qread)
873 {
874 LOG_INFO(" <<== QREAD\n");
875 }
876 else
877 {
878 LOG_INFO("\n");
879 }
880 }
881}