blob: e5e4fb1434f8cb984a12cbbca4c3367a4e7955dd [file] [log] [blame]
Tim Hall79d07d22020-04-27 18:20:16 +01001# Copyright (C) 2020 Arm Limited or its affiliates. All rights reserved.
2#
3# SPDX-License-Identifier: Apache-2.0
4#
5# Licensed under the Apache License, Version 2.0 (the License); you may
6# not use this file except in compliance with the License.
7# You may obtain a copy of the License at
8#
9# www.apache.org/licenses/LICENSE-2.0
10#
11# Unless required by applicable law or agreed to in writing, software
12# distributed under the License is distributed on an AS IS BASIS, WITHOUT
13# WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
14# See the License for the specific language governing permissions and
15# limitations under the License.
Tim Hall79d07d22020-04-27 18:20:16 +010016# Description:
17# Register level (low-level) command stream generation for Ethos-U55. Takes a high-level command stream and generates
18# all the register settings. Calculates dependencies between commands and inserts wait operations. And generates a bit
19# stream suitable for interpretation by the Ethos-U55 processor.
Tim Hall79d07d22020-04-27 18:20:16 +010020from collections import defaultdict
Tim Hall289a41d2020-08-04 21:40:14 +010021from collections import namedtuple
Diego Russoe8a10452020-04-21 17:39:10 +010022from enum import Enum
23from enum import IntEnum
Diego Russoea6111a2020-04-14 18:41:58 +010024
25import numpy as np
26
27from . import scaling
Diego Russoe8a10452020-04-21 17:39:10 +010028from .architecture_features import ArchitectureFeatures
29from .architecture_features import Block
Diego Russoe8a10452020-04-21 17:39:10 +010030from .architecture_features import Rect
31from .architecture_features import SharedBufferArea
32from .architecture_features import SHRAMElements
33from .data_type import BaseType
34from .data_type import DataType
35from .ethos_u55_regs.ethos_u55_regs import acc_format
36from .ethos_u55_regs.ethos_u55_regs import activation
37from .ethos_u55_regs.ethos_u55_regs import cmd0
38from .ethos_u55_regs.ethos_u55_regs import cmd1
39from .ethos_u55_regs.ethos_u55_regs import elementwise_mode
40from .ethos_u55_regs.ethos_u55_regs import ifm_precision
Fredrik Svedberga0c36242020-06-03 15:43:31 +020041from .ethos_u55_regs.ethos_u55_regs import pooling_mode
Jacob Bohlincf7da102020-05-20 09:03:40 +020042from .ethos_u55_regs.ethos_u55_regs import resampling_mode
Diego Russoe8a10452020-04-21 17:39:10 +010043from .ethos_u55_regs.ethos_u55_regs import rounding
Tim Hall79d07d22020-04-27 18:20:16 +010044from .high_level_command_stream import CommandType
Diego Russoe8a10452020-04-21 17:39:10 +010045from .numeric_util import clamp_sigmoid
46from .numeric_util import clamp_tanh
Louis Verhaardb2fb2122020-06-04 15:51:24 +020047from .numeric_util import full_shape
Diego Russoe8a10452020-04-21 17:39:10 +010048from .numeric_util import quantise_float32
49from .numeric_util import round_away_zero
Diego Russoe8a10452020-04-21 17:39:10 +010050from .numeric_util import round_up_to_int
Tim Hall79d07d22020-04-27 18:20:16 +010051from .operation import NpuBlockType
Louis Verhaardaee5d752020-09-30 09:01:52 +020052from .operation import Op
Patrik Gustavssoneca2e952020-05-27 09:15:11 +020053from .tensor import MemType
Diego Russoe8a10452020-04-21 17:39:10 +010054from .tensor import TensorBlockTraversal
55from .tensor import TensorFormat
Fredrik Svedberga0c36242020-06-03 15:43:31 +020056from .tensor import TensorPurpose
Tim Hall79d07d22020-04-27 18:20:16 +010057
58
59class RegisterMachine:
60 def __init__(self):
61 self.n_banks = 1
62 self.registers = [defaultdict(lambda: None) for _ in range(self.n_banks)]
63 self.bank_idx = 0
64
65 def set_register(self, reg, value):
66 is_changed = self.registers[self.bank_idx][reg] != value
67 self.registers[self.bank_idx][reg] = value
68 # is_changed = True # force command
69 return is_changed
70
71 def switch_bank(self):
72 self.bank_idx = (self.bank_idx + 1) % self.n_banks
73
74
75class CmdMode(IntEnum):
76 NoPayload = 0x0000
77 Payload32 = 0x4000
78 Mask = 0xC000
79 CmdOpMask = 0x03FF
80
81
82class BasePointerIndex(IntEnum):
Patrik Gustavssoneca2e952020-05-27 09:15:11 +020083 WeightTensor = 0 # base address index for the Weight tensor
84 ScratchTensor = 1 # base address index for the Scratch_tensor in the TensorArena
85 ScratchFastTensor = 2 # base address for the Scratch_fast_tensor
Fredrik Svedberga0c36242020-06-03 15:43:31 +020086 Mem2Mem = (1 << 8) | (3 << 0) # base address slot for memory 2 memory transfer
Tim Hall79d07d22020-04-27 18:20:16 +010087
88
89# TODO: Replace with definitions from ethos_u55_regs
90class IFM2Broadcast(IntEnum):
91 BroadcastHdim = 1 << 0
92 BroadcastWdim = 1 << 1
93 BroadcastCdim = 1 << 2
94 ReverseOperandOrder = 1 << 6
95 UseIFM2Scalar = 1 << 7
96
97
98class CommandStreamEmitter:
99 def __init__(self):
100 self.cmd_stream = []
101 self.reg_machine = [RegisterMachine(), RegisterMachine()]
102 self.last_absolute_wait = defaultdict(int)
103
104 def get_reg_machine(self, cmd):
105 if "DMA" in cmd.name:
106 return self.reg_machine[1]
107 else:
108 return self.reg_machine[0]
109
110 def size_in_bytes(self):
111 sz = 0
112 for cmd in self.cmd_stream:
113 sz += len(cmd) * 4
114 return sz
115
116 def to_list(self):
117 return [elem for cmd in self.cmd_stream for elem in cmd]
118
119 def print_cmds(self):
120 print("Code: Command: Param: Payload:")
121 for words_for_one_command in self.cmd_stream:
122 code = words_for_one_command[0] & 0x0000FFFF # lower 16 bits
123 param = words_for_one_command[0] >> 16 # higher 16 bits
124
125 payload_mode = CmdMode(code & CmdMode.Mask)
126
127 # code and command
128 s = " 0x%04x " % code
129 if payload_mode == CmdMode.NoPayload:
130 s += str(cmd0(code & CmdMode.CmdOpMask))
131 else:
132 s += str(cmd1(code & CmdMode.CmdOpMask))
133
134 s = s.ljust(40)
135 s += "%5d" % param
136
137 # payload
138 if payload_mode == CmdMode.Payload32:
139 s += " 0x%08x (%d)" % (words_for_one_command[1], words_for_one_command[1])
140 else:
141 s += " -"
142
143 print(s)
144
145 def cmd0_with_param(self, cmd, param):
146 if isinstance(param, Enum):
147 param = int(param.value)
148 else:
149 param = int(param)
150 param = param & 0xFFFF
151 command = cmd.value | (param << 16)
152 if not self.get_reg_machine(cmd).set_register(cmd, (command, param)):
153 return
154
155 # This is not a redundant command, actually write it
156 self.cmd_stream.append((command,))
157
158 def cmd1_with_offset(self, cmd, offset, param=0x0):
159 offset = int(offset) & 0xFFFFFFFFF
160 command = cmd.value | CmdMode.Payload32.value | (param << 16)
161
162 if not self.get_reg_machine(cmd).set_register(cmd, (command, offset)):
163 return
164
165 # This is not a redundant command, actually write it
166 self.cmd_stream.append((command, offset))
167
Tim Hall289a41d2020-08-04 21:40:14 +0100168 def cmd_wait(self, cmd, channel, outstanding_count):
169 param = (16 * channel) + outstanding_count
Tim Hall79d07d22020-04-27 18:20:16 +0100170 command = ((param & 0xFFFF) << 16) | cmd.value
171 self.cmd_stream.append((command,))
172
173 def cmd_do_operation(self, cmd, param=0):
174 param = int(param)
175 command = ((param & 0xFFFF) << 16) | cmd.value
176
177 self.cmd_stream.append((command,))
178 self.get_reg_machine(cmd).switch_bank()
179
180
Tim Hall289a41d2020-08-04 21:40:14 +0100181Watermark = namedtuple("Watermark", ["npu", "dma"])
Tim Hall79d07d22020-04-27 18:20:16 +0100182
Tim Hall79d07d22020-04-27 18:20:16 +0100183
Tim Hall289a41d2020-08-04 21:40:14 +0100184def get_cmd_wait_dependency(arch, cmd_stream, memory_accesses, cmd_index, watermark: Watermark):
185 cmd = cmd_stream[cmd_index]
186 cmd_access = memory_accesses[cmd]
187 index = cmd_index - 1
Tim Hall79d07d22020-04-27 18:20:16 +0100188
Tim Hall289a41d2020-08-04 21:40:14 +0100189 # NPU dependency tracking
190 npu_outstanding = -1
191 npu_ops = 0
192 npu_index = watermark.npu
Tim Hall79d07d22020-04-27 18:20:16 +0100193
Tim Hall289a41d2020-08-04 21:40:14 +0100194 # DMA dependency tracking
195 dma_outstanding = -1
196 dma_ops = 0
197 dma_index = watermark.dma
Tim Hall79d07d22020-04-27 18:20:16 +0100198
Tim Hall289a41d2020-08-04 21:40:14 +0100199 # Seek back in the command stream looking for NPU or DMA dependencies
200 # but only as far as the first dependency or the watermarks (dependencies
201 # before this point have been satisfied already).
202 # The watermark moves to after the latest element we must wait for, not
203 # the command that issues the wait.
204 # NPU->NPU dependency is handled via blockdep.
205 while (index >= npu_index) or (index >= dma_index):
206 prev_cmd = cmd_stream[index]
207 prev_access = memory_accesses[prev_cmd]
Tim Hall79d07d22020-04-27 18:20:16 +0100208
Tim Hall289a41d2020-08-04 21:40:14 +0100209 # Check DMA consuming NPU output
210 if prev_cmd.cmdtype == CommandType.NpuStripe:
211 if index >= npu_index:
212 if (cmd.cmdtype == CommandType.DMA) and (npu_outstanding == -1) and prev_access.conflicts(cmd_access):
213 npu_outstanding = npu_ops
214 npu_ops = npu_ops + 1 # Count NPU ops in the pipeline
215 if npu_ops >= arch.max_outstanding_kernels:
216 npu_index = max(index + 1, npu_index)
Tim Hall79d07d22020-04-27 18:20:16 +0100217
Tim Hall289a41d2020-08-04 21:40:14 +0100218 # Check NPU consuming DMA output
219 elif prev_cmd.cmdtype == CommandType.DMA:
220 if index >= dma_index:
221 if cmd.cmdtype == CommandType.NpuStripe:
222 if (dma_outstanding == -1) and prev_access.conflicts(cmd_access):
223 dma_outstanding = dma_ops
224 dma_ops = dma_ops + 1 # Count DMA ops in the pipeline
225 if dma_ops >= arch.max_outstanding_dma:
226 dma_index = max(index + 1, dma_index)
Tim Hall79d07d22020-04-27 18:20:16 +0100227
Tim Hall289a41d2020-08-04 21:40:14 +0100228 index = index - 1
Tim Hall79d07d22020-04-27 18:20:16 +0100229
Tim Hall289a41d2020-08-04 21:40:14 +0100230 # Update DMA watermark if we didn't see any and the NPU pipeline is full
231 if (dma_ops == 0) and (npu_ops >= arch.max_outstanding_kernels):
232 dma_index = cmd_index
233
234 # Bring the search watermark forwards as we complete for those dependencies
235 watermark = Watermark(npu_index, dma_index)
236 outstanding = Watermark(npu_outstanding, dma_outstanding)
237
238 return watermark, outstanding
Tim Hall79d07d22020-04-27 18:20:16 +0100239
240
Tim Hall79d07d22020-04-27 18:20:16 +0100241def has_prev_op_dependency(prev_cmd, cmd):
242 if prev_cmd is None:
243 return False
244 if (prev_cmd.cmdtype == cmd.cmdtype == CommandType.NpuStripe) and (prev_cmd.ps != cmd.ps):
Louis Verhaard0b8268a2020-08-05 16:11:29 +0200245 if prev_cmd.ofm_tensor.equivalent(cmd.ifm_tensor):
Tim Hall79d07d22020-04-27 18:20:16 +0100246 return True
Tim Hall90337952020-05-07 16:42:35 +0100247 elif cmd.ifm2_tensor is not None:
Louis Verhaard0b8268a2020-08-05 16:11:29 +0200248 return prev_cmd.ofm_tensor.equivalent(cmd.ifm2_tensor)
Tim Hall79d07d22020-04-27 18:20:16 +0100249 return False
250
251
252def get_op_ofm_rect(cmd):
Charles Xu3e9c4342020-04-22 08:31:43 +0200253 start = full_shape(4, cmd.ofm_box.start_coord, 0)
254 end = full_shape(4, cmd.ofm_box.end_coord, 1)
Tim Hall79d07d22020-04-27 18:20:16 +0100255 return Rect(start[-2], start[-3], start[-1], end[-2] - 1, end[-3] - 1, end[-1] - 1)
256
257
258def get_op_ifm_rect(cmd):
Charles Xu3e9c4342020-04-22 08:31:43 +0200259 start = full_shape(4, cmd.ifm_box.start_coord, 0)
260 end = full_shape(4, cmd.ifm_box.end_coord, 1)
Tim Hall79d07d22020-04-27 18:20:16 +0100261 return Rect(start[-2], start[-3], start[-1], end[-2] - 1, end[-3] - 1, end[-1] - 1)
262
263
264def get_op_ifmofm_block_depth(arch, cmd):
265 # Note: NOT equivalent to the normal ifm block depth calculation since
266 # it takes into account 'depthless' block operations by returning full
267 # depth
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200268 if cmd.ps.npu_block_type in (
269 NpuBlockType.ConvolutionDepthWise,
270 NpuBlockType.Pooling,
271 NpuBlockType.ElementWise,
272 NpuBlockType.ReduceSum,
273 ):
Tim Hall79d07d22020-04-27 18:20:16 +0100274 return cmd.ofm_box.get_size_shape()[-1]
275
276 return arch.calc_ifm_block_depth(cmd.ifm_box.get_size_shape()[-1], cmd.ifm_tensor.dtype.bits)
277
278
279def get_op_padding_lt(cmd):
280 if cmd.ps.npu_block_type not in (
281 NpuBlockType.ConvolutionDepthWise,
282 NpuBlockType.Pooling,
283 NpuBlockType.ConvolutionMxN,
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200284 NpuBlockType.ReduceSum,
Tim Hall79d07d22020-04-27 18:20:16 +0100285 ):
286 return (0, 0)
287
288 explicit_padding = list(cmd.ps.primary_op.attrs["explicit_padding"]) # (top, left, bottom, right)
289
290 # Check if this is for horizontal ifm streaming
291 if not (cmd.is_first_h_stripe and cmd.is_last_h_stripe):
292 explicit_padding[0] = cmd.pad_top
293 explicit_padding[2] = cmd.pad_bottom
294
295 return (explicit_padding[1], explicit_padding[0])
296
297
Jacob Bohline99b8932020-07-13 16:01:51 +0200298def ifm_ifm2_correct_order(ifm_shape, ifm2_shape):
299 if ifm_shape == []:
300 # Scalar needs to be in IFM2
301 return False
302 elif ifm2_shape == []:
303 return True
304
305 for ifm, ifm2 in zip(ifm_shape, ifm2_shape):
306 if ifm != ifm2 and ifm == 1:
307 # Broadcasted FM needs to be in IFM2
308 return False
309
310 return True
311
312
Tim Hall79d07d22020-04-27 18:20:16 +0100313def generate_register_command_stream(nng, sg, arch, verbose=False):
314 emit = CommandStreamEmitter()
315
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200316 if arch.feature_map_storage_mem_area == arch.fast_storage_mem_area:
317 base_ptr_idx_map = {
318 MemType.Permanent_NPU: BasePointerIndex.WeightTensor,
319 MemType.Permanent_CPU: BasePointerIndex.WeightTensor,
320 MemType.Scratch: BasePointerIndex.ScratchTensor,
321 MemType.Scratch_fast: BasePointerIndex.ScratchTensor,
322 }
323 else:
324 base_ptr_idx_map = {
325 MemType.Permanent_NPU: BasePointerIndex.WeightTensor,
326 MemType.Permanent_CPU: BasePointerIndex.WeightTensor,
327 MemType.Scratch: BasePointerIndex.ScratchTensor,
328 MemType.Scratch_fast: BasePointerIndex.ScratchFastTensor,
329 }
Tim Hall79d07d22020-04-27 18:20:16 +0100330
331 # Maps an AccumulatorType enum to the corresponding acc_format value
332 acc_format_map = {
333 SHRAMElements.Acc16: acc_format.FP_S5_10.value,
334 SHRAMElements.Acc32: acc_format.INT_32BIT.value,
335 SHRAMElements.Acc40: acc_format.INT_40BIT.value,
336 }
337
338 # Maps an elementwise op type to an elementwise_mode enum value used by NPU_OP_ELEMENTWISE
339 elementwise_mode_map = {
Louis Verhaardaee5d752020-09-30 09:01:52 +0200340 Op.Mul: elementwise_mode.MUL.value,
341 Op.Add: elementwise_mode.ADD.value,
342 Op.Sub: elementwise_mode.SUB.value,
343 Op.Minimum: elementwise_mode.MIN.value,
344 Op.Maximum: elementwise_mode.MAX.value,
345 Op.LeakyRelu: elementwise_mode.LRELU.value,
346 Op.Abs: elementwise_mode.ABS.value,
347 Op.CLZ: elementwise_mode.CLZ.value,
348 Op.SHR: elementwise_mode.SHR.value,
349 Op.SHL: elementwise_mode.SHL.value,
Tim Hall79d07d22020-04-27 18:20:16 +0100350 }
351
352 cmd_stream = []
Tim Hall289a41d2020-08-04 21:40:14 +0100353 memory_accesses = {}
Tim Hall79d07d22020-04-27 18:20:16 +0100354 for cmd in sg.high_level_command_stream:
355 if cmd.cmdtype == CommandType.NpuStripe and cmd.ps.npu_block_type == NpuBlockType.Default:
356 print("Warning: Skipping register command stream generation for", cmd.ps)
357 else:
358 cmd_stream.append(cmd)
Tim Hall289a41d2020-08-04 21:40:14 +0100359 memory_accesses[cmd] = cmd.get_memory_accesses()
Tim Hall79d07d22020-04-27 18:20:16 +0100360
Tim Hall289a41d2020-08-04 21:40:14 +0100361 def emit_cmd_waits(cmd_waits):
362 if cmd_waits.npu >= 0:
363 emit.cmd_wait(cmd0.NPU_OP_KERNEL_WAIT, 0, cmd_waits.npu)
364
365 if cmd_waits.dma >= 0:
366 emit.cmd_wait(cmd0.NPU_OP_DMA_WAIT, 0, cmd_waits.dma)
Tim Hall79d07d22020-04-27 18:20:16 +0100367
368 # Initialise operator dependency state
369 prev_ifm_rect = cur_ifm_rect = None
370 prev_ifm_block_depth = cur_ifm_block_depth = None
371 prev_ofm_rect = cur_ofm_rect = None
372 prev_ofm_block = cur_ofm_block = None
373 prev_kernel = cur_kernel = None
374 prev_cmd = None
375
Tim Hall42e41892020-07-06 10:51:31 +0100376 if arch.is_yoda_system:
Jacob Bohlin0b9ca782020-07-09 11:16:30 +0200377 emit.cmd0_with_param(cmd0.NPU_SET_PARALLEL_MODE, arch.ncores - 1)
Tim Hallf7e810a2020-06-25 15:04:31 +0100378
Tim Hall289a41d2020-08-04 21:40:14 +0100379 dep_watermark = Watermark(0, 0)
380
381 for cmd_index, cmd in enumerate(cmd_stream):
382 dep_watermark, cmd_waits = get_cmd_wait_dependency(arch, cmd_stream, memory_accesses, cmd_index, dep_watermark)
383
Tim Hall79d07d22020-04-27 18:20:16 +0100384 if cmd.cmdtype == CommandType.DMA:
385 start_coord = cmd.box.start_coord
386
387 src_addr = cmd.in_tensor.address_for_coordinate(start_coord)
388 dst_addr = cmd.out_tensor.address_for_coordinate(start_coord)
389
390 if cmd.in_tensor.compressed_values is not None:
Andreas Nevalainen897cc142020-10-28 15:42:08 +0100391 if cmd.out_tensor.purpose == TensorPurpose.FSBias:
392 sz = cmd.in_tensor.storage_size()
393 else:
394 stream_index = cmd.in_tensor.compressed_stream_index_from_coord(start_coord)
395 sz = cmd.in_tensor.size_of_compressed_stream(stream_index)
Tim Hall79d07d22020-04-27 18:20:16 +0100396 else:
397 sz = cmd.in_tensor.address_for_coordinate(cmd.box.end_coord, is_top_box=True) - src_addr
398
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200399 emit.cmd0_with_param(cmd0.NPU_SET_DMA0_SRC_REGION, base_ptr_idx_map[cmd.in_tensor.mem_type])
Tim Hall79d07d22020-04-27 18:20:16 +0100400 emit.cmd1_with_offset(cmd1.NPU_SET_DMA0_SRC, src_addr)
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200401 if cmd.out_tensor.purpose == TensorPurpose.LUT:
402 emit.cmd0_with_param(cmd0.NPU_SET_DMA0_DST_REGION, BasePointerIndex.Mem2Mem)
403 else:
404 emit.cmd0_with_param(cmd0.NPU_SET_DMA0_DST_REGION, base_ptr_idx_map[cmd.out_tensor.mem_type])
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200405
Tim Hall79d07d22020-04-27 18:20:16 +0100406 emit.cmd1_with_offset(cmd1.NPU_SET_DMA0_DST, dst_addr)
407 emit.cmd1_with_offset(cmd1.NPU_SET_DMA0_LEN, sz)
408 dma_channel = 0
409 mode = 0 # From external to external
410
Tim Hall289a41d2020-08-04 21:40:14 +0100411 emit_cmd_waits(cmd_waits)
Tim Hall79d07d22020-04-27 18:20:16 +0100412 emit.cmd_do_operation(cmd0.NPU_OP_DMA_START, dma_channel * 16 + mode)
413
414 elif cmd.cmdtype == CommandType.NpuStripe:
415
416 ps = cmd.ps
417 primary_op = ps.primary_op
418 npu_block_type = ps.npu_block_type
419 # Specifies if global scale from the NPU_SET_OFM_SCALE register should be used instead of per-channel scale
420 use_global_scale = False
421 # Specifies type of rounding to be used.
Tim Halld775e372020-08-28 18:33:38 +0100422 rounding_mode = (
423 rounding.NATURAL if primary_op.attrs.get("rounding_mode", "") == b"NATURAL" else rounding.TFL
424 )
Louis Verhaardaee5d752020-09-30 09:01:52 +0200425 if primary_op.type == Op.ResizeBilinear:
Dwight Lidman3ec04ac2020-04-30 11:54:48 +0200426 rounding_mode = rounding.TRUNCATE
Louis Verhaardaee5d752020-09-30 09:01:52 +0200427 fmf = primary_op.memory_function
428 faf = primary_op.activation
429 fused_quantize = any(op.type == Op.Quantize for op in ps.ops)
Louis Verhaardd7911c42020-08-25 13:36:41 +0200430 # Force output scale, used in operations with fused LUT
431 # Note: with current LUT support, forced_ofm_quantization is always equal to cmd.ofm_tensor.quantization
432 # except when primary_op is AddAct + 0 (no-op) + LUT
Louis Verhaardaee5d752020-09-30 09:01:52 +0200433 forced_ofm_quantization = primary_op.forced_output_quantization
Louis Verhaardd7911c42020-08-25 13:36:41 +0200434 ofm_quant = cmd.ofm_tensor.quantization
435 if forced_ofm_quantization is not None:
436 ofm_quant = forced_ofm_quantization
Tim Hall79d07d22020-04-27 18:20:16 +0100437
438 # Specifies which operand to apply scaling to in bitexact elementwise ADD/SUB
439 op_to_scale = 0
440
441 # Update state history
442 prev_ifm_rect = cur_ifm_rect
443 prev_ifm_block_depth = cur_ifm_block_depth
444 prev_ofm_rect = cur_ofm_rect
445 prev_ofm_block = cur_ofm_block
446 prev_kernel = cur_kernel
Tim Hall4ed38bc2020-10-20 18:54:20 +0100447 cur_kernel = ps.primary_op.kernel if ps.primary_op else None
Tim Hall79d07d22020-04-27 18:20:16 +0100448
449 block_config = ps.block_config
450 emit.cmd0_with_param(cmd0.NPU_SET_OFM_BLK_HEIGHT_M1, block_config[0] - 1)
451 emit.cmd0_with_param(cmd0.NPU_SET_OFM_BLK_WIDTH_M1, block_config[1] - 1)
452 emit.cmd0_with_param(cmd0.NPU_SET_OFM_BLK_DEPTH_M1, block_config[3] - 1)
453
454 shared_buffer = ps.shared_buffer
455
456 if npu_block_type == NpuBlockType.ElementWise:
Jacob Bohlinbe733cf2020-08-13 10:21:34 +0200457 ifm2_broadcast = 0
Tim Hall79d07d22020-04-27 18:20:16 +0100458
Jacob Bohlinbf612682020-08-13 09:37:02 +0200459 if cmd.ifm2_tensor and not ifm_ifm2_correct_order(cmd.ifm_tensor.shape, cmd.ifm2_tensor.shape):
Tim Hall79d07d22020-04-27 18:20:16 +0100460 # The scalar has to be the ifm2 tensor so switch the ifms
461 cmd.ifm_tensor, cmd.ifm2_tensor = cmd.ifm2_tensor, cmd.ifm_tensor
462 cmd.ifm_box, cmd.ifm2_box = cmd.ifm2_box, cmd.ifm_box
463
464 # Set ReverseOperandOrder bit to IFM2_BROADCAST
465 ifm2_broadcast |= IFM2Broadcast.ReverseOperandOrder
466
467 # Calculate scales needed for arithmetic elementwise operators
Louis Verhaardaee5d752020-09-30 09:01:52 +0200468 if primary_op.type in set((Op.Add, Op.Mul, Op.Sub,)):
Fredrik Svedberg0f98b362020-09-29 10:00:39 +0200469 input_scale = cmd.ifm_tensor.quantization.scale_f32 if cmd.ifm_tensor.quantization else None
470 input2_scale = cmd.ifm2_tensor.quantization.scale_f32 if cmd.ifm2_tensor.quantization else None
471 output_scale = ofm_quant.scale_f32 if ofm_quant else None
Tim Hall79d07d22020-04-27 18:20:16 +0100472 use_global_scale = True
473
Louis Verhaardaee5d752020-09-30 09:01:52 +0200474 if output_scale is not None and faf in (Op.Sigmoid, Op.Tanh):
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200475 output_scale = 1 / 0x3000
Tim Hall79d07d22020-04-27 18:20:16 +0100476
Louis Verhaardaee5d752020-09-30 09:01:52 +0200477 if primary_op.type == Op.Mul:
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200478 if None in (input_scale, input2_scale, output_scale):
479 ofm_scale = 1
480 shift = 0
481 else:
482 ofm_scale, shift = scaling.elementwise_mul_scale(input_scale, input2_scale, output_scale)
Tim Hall79d07d22020-04-27 18:20:16 +0100483 emit.cmd1_with_offset(cmd1.NPU_SET_OFM_SCALE, ofm_scale, shift)
484 else: # AddAct/SubAct
Charles Xu9a03fdf2020-07-02 15:12:40 +0200485 # Force output scale same as the input scale for
Louis Verhaardd7911c42020-08-25 13:36:41 +0200486 # resizebilinear 1x1 that is converted to add
Charles Xu9a03fdf2020-07-02 15:12:40 +0200487 if "resizebilinear" in primary_op.attrs:
488 output_scale = input2_scale
489
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200490 if None in (input_scale, input2_scale, output_scale):
491 opa_scale = opb_scale = ofm_scale = 1
492 opa_shift = shift = 0
Fredrik Svedberg597fd3f2020-08-13 10:02:53 +0200493 ofm_scale, shift = primary_op.attrs.get("rescale", [1, 0])
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200494 elif input_scale == input2_scale:
Tim Hall79d07d22020-04-27 18:20:16 +0100495 opa_scale, opb_scale, ofm_scale, shift = scaling.simplified_elementwise_add_sub_scale(
496 input_scale, input2_scale, output_scale
497 )
498 opa_shift = 0 # Unused for this case
499 else:
500 # Use advanced implementation only when input scales differ
501 bitdepth = cmd.ifm_tensor.dtype.bits
502 (
503 opa_scale,
504 opa_shift,
505 ofm_scale,
506 shift,
507 op_to_scale,
508 ) = scaling.advanced_elementwise_add_sub_scale(
509 input_scale, input2_scale, output_scale, bitdepth
510 )
511 opb_scale = 0 # Unused for this case
512 if ifm2_broadcast & IFM2Broadcast.ReverseOperandOrder:
513 # If the operand order is reversed we also have to swap which operand is scaled
514 if op_to_scale == scaling.OperandToScale.OPa:
515 op_to_scale = scaling.OperandToScale.OPb
516 else:
517 op_to_scale = scaling.OperandToScale.OPa
518
519 emit.cmd1_with_offset(cmd1.NPU_SET_OPA_SCALE, opa_scale, opa_shift)
520 emit.cmd1_with_offset(cmd1.NPU_SET_OPB_SCALE, opb_scale)
521 emit.cmd1_with_offset(cmd1.NPU_SET_OFM_SCALE, ofm_scale, shift)
522
Louis Verhaardaee5d752020-09-30 09:01:52 +0200523 elif primary_op.type in set((Op.LeakyRelu, Op.Abs,)):
Louis Verhaardd7911c42020-08-25 13:36:41 +0200524 output_scale = ofm_quant.scale_f32
Tim Hall79d07d22020-04-27 18:20:16 +0100525 use_global_scale = True
526
Louis Verhaardaee5d752020-09-30 09:01:52 +0200527 if primary_op.type == Op.LeakyRelu:
Louis Verhaard58520b92020-08-24 16:45:38 +0200528 output_scale = primary_op.attrs["alpha"]
Tim Hall79d07d22020-04-27 18:20:16 +0100529
530 ofm_scale, shift = scaling.quantise_scale(output_scale)
531 emit.cmd1_with_offset(cmd1.NPU_SET_OFM_SCALE, ofm_scale, shift)
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200532 else:
533 emit.cmd1_with_offset(cmd1.NPU_SET_OFM_SCALE, 1, 0)
Tim Hall79d07d22020-04-27 18:20:16 +0100534
Louis Verhaard0b8268a2020-08-05 16:11:29 +0200535 # For elementwise set the required SHRAM to be equal to the total size of available SHRAM
536 uses_lut = primary_op.activation_lut is not None
537 shram_required = arch.available_shram_banks(uses_lut)
Tim Hall79d07d22020-04-27 18:20:16 +0100538 emit.cmd0_with_param(cmd0.NPU_SET_IFM_IB_END, shram_required)
539
540 # Acc buffers not needed so set AB_START to size of SHRAM
Louis Verhaard0b8268a2020-08-05 16:11:29 +0200541 emit.cmd0_with_param(cmd0.NPU_SET_AB_START, shram_required)
Tim Hall79d07d22020-04-27 18:20:16 +0100542
543 # Is not a unary operator
544 if cmd.ifm2_tensor is not None:
545 if cmd.ifm2_tensor.shape == []:
546 # IFM2 is a constant, set UseIFM2Scalar bit to IFM2_BROADCAST
547 ifm2_broadcast |= IFM2Broadcast.UseIFM2Scalar
548 else:
549 ifm_box_shape = cmd.ifm_box.get_size_shape()
550 ifm2_box_shape = cmd.ifm2_box.get_size_shape()
551
552 if len(cmd.ifm_tensor.shape) > 1 and ifm_box_shape[1] != ifm2_box_shape[1]:
553 # Broadcast in 'H' dimension
554 assert cmd.ifm2_tensor.shape[1] == 1
555 ifm2_broadcast |= IFM2Broadcast.BroadcastHdim
556
557 if len(cmd.ifm_tensor.shape) > 2 and ifm_box_shape[2] != ifm2_box_shape[2]:
558 # Broadcast in 'W' dimension
559 assert cmd.ifm2_tensor.shape[2] == 1
560 ifm2_broadcast |= IFM2Broadcast.BroadcastWdim
561
562 if len(cmd.ifm_tensor.shape) > 3 and ifm_box_shape[3] != ifm2_box_shape[3]:
563 # Broadcast in 'C' dimension
564 assert cmd.ifm2_tensor.shape[3] == 1
565 ifm2_broadcast |= IFM2Broadcast.BroadcastCdim
566
567 # Set IFM2_IB_START to the latter half of the IB space
568 ifm_ib_start = shared_buffer.bank_locations[SharedBufferArea.IFM]
569 emit.cmd0_with_param(
Tim Hall4ed38bc2020-10-20 18:54:20 +0100570 cmd0.NPU_SET_IFM2_IB_START,
571 (shram_required - ifm_ib_start) // shared_buffer.ifm_count + ifm_ib_start,
Tim Hall79d07d22020-04-27 18:20:16 +0100572 )
573
574 emit.cmd0_with_param(cmd0.NPU_SET_IFM2_BROADCAST, ifm2_broadcast)
575
576 else:
577 emit.cmd0_with_param(
578 cmd0.NPU_SET_IFM_IB_END,
579 shared_buffer.bank_locations[SharedBufferArea.IFM]
580 + shared_buffer.banks_required[SharedBufferArea.IFM],
581 )
582 emit.cmd0_with_param(cmd0.NPU_SET_AB_START, shared_buffer.bank_locations[SharedBufferArea.Accumulators])
583
584 emit.cmd0_with_param(cmd0.NPU_SET_ACC_FORMAT, acc_format_map[shared_buffer.use_accumulator_element])
585
Louis Verhaardaee5d752020-09-30 09:01:52 +0200586 if primary_op.type == Op.ResizeBilinear:
Dwight Lidman3ec04ac2020-04-30 11:54:48 +0200587 # perform nearest neighbor upscale
Jacob Bohlincf7da102020-05-20 09:03:40 +0200588 emit.cmd0_with_param(cmd0.NPU_SET_IFM_UPSCALE, resampling_mode.NEAREST)
Louis Verhaardaee5d752020-09-30 09:01:52 +0200589 elif primary_op.type == Op.Conv2DBackpropInputSwitchedBias:
Jacob Bohlincf7da102020-05-20 09:03:40 +0200590 # perform insert zero upscale
591 emit.cmd0_with_param(cmd0.NPU_SET_IFM_UPSCALE, resampling_mode.TRANSPOSE)
Dwight Lidman3ec04ac2020-04-30 11:54:48 +0200592 else:
Jacob Bohlincf7da102020-05-20 09:03:40 +0200593 emit.cmd0_with_param(cmd0.NPU_SET_IFM_UPSCALE, resampling_mode.NONE)
Tim Hall79d07d22020-04-27 18:20:16 +0100594
595 if npu_block_type in set(
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200596 (
597 NpuBlockType.ConvolutionMxN,
598 NpuBlockType.ConvolutionDepthWise,
599 NpuBlockType.Pooling,
600 NpuBlockType.ReduceSum,
601 )
Tim Hall79d07d22020-04-27 18:20:16 +0100602 ):
603 # Set up padding
604 explicit_padding = list(primary_op.attrs["explicit_padding"]) # (top, left, bottom, right)
605
606 # Check if this is for horizontal ifm streaming
607 if not (cmd.is_first_h_stripe and cmd.is_last_h_stripe):
608 explicit_padding[0] = cmd.pad_top
609 explicit_padding[2] = cmd.pad_bottom
610
611 # Indexing from end since a 1x1 Avgpool might have been added with non 4-dimensional input/output,
612 # because of activation function needed to be fused.
613 if cmd.ifm_box.start_coord[-2] > 0:
614 explicit_padding[1] = 0
615 if cmd.ifm_box.end_coord[-2] < cmd.ifm_tensor.shape[-2]:
616 explicit_padding[3] = 0
Tim Hall79d07d22020-04-27 18:20:16 +0100617 emit.cmd0_with_param(cmd0.NPU_SET_IFM_PAD_TOP, explicit_padding[0])
618 emit.cmd0_with_param(cmd0.NPU_SET_IFM_PAD_LEFT, explicit_padding[1])
619 emit.cmd0_with_param(cmd0.NPU_SET_IFM_PAD_BOTTOM, explicit_padding[2])
620 emit.cmd0_with_param(cmd0.NPU_SET_IFM_PAD_RIGHT, explicit_padding[3])
621
Dwight Lidman0538a772020-05-06 14:09:17 +0200622 # set kernel x stride low bit
623 stride = primary_op.attrs["strides"][2] - 1 & 1
624 # set kernel y stride low bit
625 stride |= (primary_op.attrs["strides"][1] - 1 & 1) << 1
626 # set kernel x stride extension bits
627 stride |= (primary_op.attrs["strides"][2] - 1 >> 1) << 6
628 # set kernel y stride extension bits
629 stride |= (primary_op.attrs["strides"][1] - 1 >> 1) << 9
630
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200631 if npu_block_type in set((NpuBlockType.Pooling, NpuBlockType.ReduceSum)):
Tim Hall79d07d22020-04-27 18:20:16 +0100632 k_height, k_width = primary_op.attrs["ksize"][1:3]
633 emit.cmd0_with_param(cmd0.NPU_SET_KERNEL_HEIGHT_M1, k_height - 1)
634 emit.cmd0_with_param(cmd0.NPU_SET_KERNEL_WIDTH_M1, k_width - 1)
635
636 valid_padding = sum(explicit_padding) == 0
637
Louis Verhaardaee5d752020-09-30 09:01:52 +0200638 if primary_op.type in set((Op.AvgPool, Op.ResizeBilinear, Op.ReduceSum)) and valid_padding:
Tim Hall79d07d22020-04-27 18:20:16 +0100639 # For valid padding vela has to output scaling values
Louis Verhaardaee5d752020-09-30 09:01:52 +0200640 if faf == Op.Sigmoid or faf == Op.Tanh:
Tim Hall79d07d22020-04-27 18:20:16 +0100641 rescale = 0x3000 * cmd.ifm_tensor.quantization.scale_f32
Fredrik Svedberg620d88c2020-05-19 10:43:01 +0200642 if cmd.ifm_tensor.dtype == DataType.int16:
Charles Xuf8992312020-08-18 08:41:54 +0200643 # Calculate scale and shift for the output scale of 1/(3*4096)
644 shift = 0
645 max_rescale = np.iinfo(np.int16).max / 2
646 while rescale <= max_rescale and shift <= 30:
647 shift += 1
648 rescale *= 2
649 scale = int(rescale)
Fredrik Svedberg620d88c2020-05-19 10:43:01 +0200650 else:
Charles Xuf8992312020-08-18 08:41:54 +0200651 rescale_bits = len(bin(round_up_to_int(rescale))) - 2 + 1
652 scale, shift = scaling.quantise_pooling_scale(k_height * k_width, rescale_bits)
Fredrik Svedberg620d88c2020-05-19 10:43:01 +0200653 scale = int(round_away_zero(scale * rescale))
Jacob Bohlin9fbc4912020-06-29 11:58:50 +0200654 elif fused_quantize:
655 # Quantize op requires different scaling
656 ifm_scale_f64 = np.double(cmd.ifm_tensor.quantization.scale_f32)
Louis Verhaardd7911c42020-08-25 13:36:41 +0200657 ofm_scale_f64 = np.double(ofm_quant.scale_f32)
Jacob Bohlin9fbc4912020-06-29 11:58:50 +0200658 scale, shift = scaling.quantise_scale(ifm_scale_f64 / ofm_scale_f64)
Louis Verhaardaee5d752020-09-30 09:01:52 +0200659 elif primary_op.type == Op.ResizeBilinear and "rescale" in primary_op.attrs:
Charles Xu87c13502020-08-06 12:17:26 +0200660 rescale = primary_op.attrs["rescale"]
661 rescale_bits = len(bin(round_up_to_int(rescale))) - 2 + 1
662 scale, shift = scaling.quantise_pooling_scale(k_height * k_width, rescale_bits)
663 scale = int(round_away_zero(scale * rescale))
Tim Hall79d07d22020-04-27 18:20:16 +0100664 else:
665 # In case avg pool fused with concat or other memory operation, rescaling might be needed.
666 # k_height == k_width == 1 is allways true in this case
667 # Normally the scale is maximised, to get maximum precision, which means that
668 # if rescale != 1, scale need to consider the number of bits needed for rescaling
Louis Verhaardd7911c42020-08-25 13:36:41 +0200669 if None not in (ofm_quant.scale_f32, cmd.ifm_tensor.quantization.scale_f32,):
670 rescale = cmd.ifm_tensor.quantization.scale_f32 / ofm_quant.scale_f32
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200671 rescale_bits = 0
672 if k_height == k_width == 1:
Louis Verhaardaee5d752020-09-30 09:01:52 +0200673 if fmf == Op.ConcatSliceWrite:
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200674 rounding_mode = rounding.NATURAL
675 if rescale > 1:
676 rescale_bits = len(bin(round_up_to_int(rescale))) - 2 + 1
677 elif rescale < 1:
678 rescale_bits = -(len(bin(round_up_to_int(1 / rescale))) - 2 - 1)
679 scale, shift = scaling.quantise_pooling_scale(k_height * k_width, rescale_bits)
680 scale = int(round_away_zero(scale * rescale))
681 else:
682 scale = 1
683 shift = 0
Tim Hall79d07d22020-04-27 18:20:16 +0100684
685 emit.cmd1_with_offset(cmd1.NPU_SET_OFM_SCALE, scale, shift)
686 # Valid-padded average pool should use the global scale from
687 # NPU_SET_OFM_SCALE register, which is set above.
688 use_global_scale = True
689
690 else: # Convolution
691 assert cmd.weight_tensor.block_traversal != TensorBlockTraversal.Default
Fredrik Svedbergd67c0aa2020-03-30 13:15:28 +0200692 # Reduced precision quantization and natural rounding used for int16
693 if cmd.ifm_tensor.dtype == DataType.int16:
694 rounding_mode = rounding.NATURAL
Louis Verhaardb2fb2122020-06-04 15:51:24 +0200695 stride |= (cur_kernel.dilation.y - 1) << 4
696 stride |= (cur_kernel.dilation.x - 1) << 3
697 emit.cmd0_with_param(
698 cmd0.NPU_SET_KERNEL_HEIGHT_M1, cur_kernel.dilation.y * (cmd.weight_tensor.shape[0] - 1)
699 )
700 emit.cmd0_with_param(
701 cmd0.NPU_SET_KERNEL_WIDTH_M1, cur_kernel.dilation.x * (cmd.weight_tensor.shape[1] - 1)
702 )
Tim Hall79d07d22020-04-27 18:20:16 +0100703 if cmd.weight_tensor.block_traversal == TensorBlockTraversal.PartKernelFirst:
704 # Part-kernel-first weight ordering
705 assert npu_block_type == NpuBlockType.ConvolutionMxN
706 stride |= 1 << 2
707
708 emit.cmd0_with_param(cmd0.NPU_SET_KERNEL_STRIDE, stride)
709
710 elif npu_block_type in set((NpuBlockType.VectorProduct,)):
711 # Vector product is implemented using a 1x1 convolution so need
712 # to setup the appropriate padding and kernel info
713 emit.cmd0_with_param(cmd0.NPU_SET_IFM_PAD_TOP, 0)
714 emit.cmd0_with_param(cmd0.NPU_SET_IFM_PAD_LEFT, 0)
715 emit.cmd0_with_param(cmd0.NPU_SET_IFM_PAD_BOTTOM, 0)
716 emit.cmd0_with_param(cmd0.NPU_SET_IFM_PAD_RIGHT, 0)
717
718 # kernel stride reg = 0 means stride(1,1) + depth first weight
719 # order + dilation(0,0) + kernel_split_size=8
720 emit.cmd0_with_param(cmd0.NPU_SET_KERNEL_STRIDE, 0)
721
722 emit.cmd0_with_param(cmd0.NPU_SET_KERNEL_HEIGHT_M1, 0)
723 emit.cmd0_with_param(cmd0.NPU_SET_KERNEL_WIDTH_M1, 0)
724
725 if npu_block_type in set(
726 (NpuBlockType.ConvolutionMxN, NpuBlockType.ConvolutionDepthWise, NpuBlockType.VectorProduct)
727 ):
728 # Emit Weight base address commands, only maps the area required for
729 # this command's weights from the larger tensor.
730 stream_index = cmd.weight_tensor.compressed_stream_index_from_coord(cmd.weight_box.start_coord)
Tim Hallf7e810a2020-06-25 15:04:31 +0100731 weight_substream_offsets = cmd.weight_tensor.compressed_values_substream_offsets[stream_index]
Jacob Bohlin0b9ca782020-07-09 11:16:30 +0200732 substreams = len(weight_substream_offsets) - 1 # Offset list must terminate with full stream length
Tim Hallf7e810a2020-06-25 15:04:31 +0100733
734 # Extract weight substream offsets and calculate their lengths
735 assert len(weight_substream_offsets) > 1 and (weight_substream_offsets[0] == 0)
Tim Hall79d07d22020-04-27 18:20:16 +0100736 weight_addr = cmd.weight_tensor.address_for_coordinate(cmd.weight_box.start_coord)
Tim Hallf7e810a2020-06-25 15:04:31 +0100737
Tim Hall62316762020-06-25 16:55:02 +0100738 # Set weights sources for active and present cores
Jacob Bohlin0b9ca782020-07-09 11:16:30 +0200739 for core, param in enumerate(
740 [
741 (cmd1.NPU_SET_WEIGHT_BASE, cmd1.NPU_SET_WEIGHT_LENGTH),
742 (cmd1.NPU_SET_WEIGHT1_BASE, cmd1.NPU_SET_WEIGHT1_LENGTH),
743 ]
744 ):
Tim Hall62316762020-06-25 16:55:02 +0100745 if core < substreams:
Jacob Bohlin0b9ca782020-07-09 11:16:30 +0200746 emit.cmd1_with_offset(param[0], weight_addr + weight_substream_offsets[core])
747 emit.cmd1_with_offset(
748 param[1], weight_substream_offsets[core + 1] - weight_substream_offsets[core]
749 )
Tim Hall62316762020-06-25 16:55:02 +0100750 elif core < arch.ncores:
751 emit.cmd1_with_offset(param[0], weight_addr)
752 emit.cmd1_with_offset(param[1], 0)
Tim Hallf7e810a2020-06-25 15:04:31 +0100753
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200754 weight_region = base_ptr_idx_map[cmd.weight_tensor.mem_type]
Tim Hall79d07d22020-04-27 18:20:16 +0100755 emit.cmd0_with_param(cmd0.NPU_SET_WEIGHT_REGION, weight_region)
Tim Hall79d07d22020-04-27 18:20:16 +0100756
757 # Emit Scale & Bias base address commands, with length matching the amount required by
758 # the weight tensors.
759 if cmd.scale_tensor is not None:
Tim Hallf7e810a2020-06-25 15:04:31 +0100760 scale_substream_offsets = cmd.scale_tensor.compressed_values_substream_offsets[stream_index]
Jacob Bohlin0b9ca782020-07-09 11:16:30 +0200761 substreams = len(scale_substream_offsets) - 1 # Offset list must terminate with full stream length
Tim Hallf7e810a2020-06-25 15:04:31 +0100762
763 # Extract scale substream offsets and calculate their lengths
764 assert len(scale_substream_offsets) > 1 and (scale_substream_offsets[0] == 0)
Jacob Bohlin0b9ca782020-07-09 11:16:30 +0200765 scale_addr = cmd.scale_tensor.address_for_coordinate(cmd.weight_box.start_coord[-1:])
Tim Hallf7e810a2020-06-25 15:04:31 +0100766
Tim Hall62316762020-06-25 16:55:02 +0100767 # Set scale sources for active and present cores
Jacob Bohlin0b9ca782020-07-09 11:16:30 +0200768 for core, param in enumerate(
769 [
770 (cmd1.NPU_SET_SCALE_BASE, cmd1.NPU_SET_SCALE_LENGTH),
771 (cmd1.NPU_SET_SCALE1_BASE, cmd1.NPU_SET_SCALE1_LENGTH),
772 ]
773 ):
Tim Hall62316762020-06-25 16:55:02 +0100774 if core < substreams:
Jacob Bohlin0b9ca782020-07-09 11:16:30 +0200775 emit.cmd1_with_offset(param[0], scale_addr + scale_substream_offsets[core])
776 emit.cmd1_with_offset(
777 param[1], scale_substream_offsets[core + 1] - scale_substream_offsets[core]
778 )
Tim Hall62316762020-06-25 16:55:02 +0100779 elif core < arch.ncores:
780 emit.cmd1_with_offset(param[0], scale_addr)
781 emit.cmd1_with_offset(param[1], 0)
Tim Hallf7e810a2020-06-25 15:04:31 +0100782
Tim Hall79d07d22020-04-27 18:20:16 +0100783 # Emit base address for NPU to access scale & bias data
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200784 scale_region = base_ptr_idx_map[cmd.scale_tensor.mem_type]
Tim Hall79d07d22020-04-27 18:20:16 +0100785 emit.cmd0_with_param(cmd0.NPU_SET_SCALE_REGION, scale_region)
Tim Hall79d07d22020-04-27 18:20:16 +0100786
Fredrik Svedberg0f98b362020-09-29 10:00:39 +0200787 ofm_quant_qmin = ofm_quant.quant_min if ofm_quant else np.iinfo(np.int16).min
788 ofm_quant_qmax = ofm_quant.quant_max if ofm_quant else np.iinfo(np.int16).max
789 ifm_min = cmd.ifm_tensor.quantization.min if cmd.ifm_tensor.quantization else np.iinfo(np.int16).min
790 ifm_max = cmd.ifm_tensor.quantization.max if cmd.ifm_tensor.quantization else np.iinfo(np.int16).max
Tim Hall79d07d22020-04-27 18:20:16 +0100791
792 # Emit commands for any fused activation function
Diego Russoea6111a2020-04-14 18:41:58 +0100793 if faf is None:
Tim Hall79d07d22020-04-27 18:20:16 +0100794 emit.cmd0_with_param(cmd0.NPU_SET_ACTIVATION, activation.NONE)
795 # Even if no activation function, values need to be set to override previous values
796 faf_min = ofm_quant_qmin
797 faf_max = ofm_quant_qmax
Louis Verhaardaee5d752020-09-30 09:01:52 +0200798 elif faf == Op.Relu:
Tim Hall79d07d22020-04-27 18:20:16 +0100799 emit.cmd0_with_param(cmd0.NPU_SET_ACTIVATION, activation.NONE)
800 faf_min = quantise_float32(0.0, ofm_quant.scale_f32, ofm_quant.zero_point)
801 faf_max = ofm_quant_qmax
Louis Verhaardaee5d752020-09-30 09:01:52 +0200802 elif faf == Op.Relu6:
Tim Hall79d07d22020-04-27 18:20:16 +0100803 emit.cmd0_with_param(cmd0.NPU_SET_ACTIVATION, activation.NONE)
804 faf_min = quantise_float32(0.0, ofm_quant.scale_f32, ofm_quant.zero_point)
805 faf_max = quantise_float32(6.0, ofm_quant.scale_f32, ofm_quant.zero_point)
Louis Verhaardaee5d752020-09-30 09:01:52 +0200806 elif faf == Op.ReluN1To1:
Tim Hall79d07d22020-04-27 18:20:16 +0100807 emit.cmd0_with_param(cmd0.NPU_SET_ACTIVATION, activation.NONE)
808 faf_min = quantise_float32(-1.0, ofm_quant.scale_f32, ofm_quant.zero_point)
809 faf_max = quantise_float32(1.0, ofm_quant.scale_f32, ofm_quant.zero_point)
Louis Verhaardaee5d752020-09-30 09:01:52 +0200810 elif faf == Op.Tanh:
Tim Hall79d07d22020-04-27 18:20:16 +0100811 emit.cmd0_with_param(cmd0.NPU_SET_ACTIVATION, activation.TANH)
Louis Verhaardaee5d752020-09-30 09:01:52 +0200812 if primary_op.type in set((Op.AvgPool, Op.ResizeBilinear)):
Fredrik Svedberg620d88c2020-05-19 10:43:01 +0200813 faf_min = quantise_float32(-1.0, ofm_quant.scale_f32, ofm_quant.zero_point)
814 faf_max = quantise_float32(1.0, ofm_quant.scale_f32, ofm_quant.zero_point)
815 else:
816 faf_min = quantise_float32(clamp_tanh(ifm_min), ofm_quant.scale_f32, ofm_quant.zero_point)
817 faf_max = quantise_float32(clamp_tanh(ifm_max), ofm_quant.scale_f32, ofm_quant.zero_point)
Louis Verhaardaee5d752020-09-30 09:01:52 +0200818 elif faf == Op.Sigmoid:
Tim Hall79d07d22020-04-27 18:20:16 +0100819 emit.cmd0_with_param(cmd0.NPU_SET_ACTIVATION, activation.SIGMOID)
Louis Verhaardaee5d752020-09-30 09:01:52 +0200820 if primary_op.type in set((Op.AvgPool, Op.ResizeBilinear)):
Fredrik Svedberg620d88c2020-05-19 10:43:01 +0200821 faf_min = quantise_float32(0, ofm_quant.scale_f32, ofm_quant.zero_point)
822 faf_max = quantise_float32(1.0, ofm_quant.scale_f32, ofm_quant.zero_point)
823 else:
824 faf_min = quantise_float32(clamp_sigmoid(ifm_min), ofm_quant.scale_f32, ofm_quant.zero_point)
825 faf_max = quantise_float32(clamp_sigmoid(ifm_max), ofm_quant.scale_f32, ofm_quant.zero_point)
Louis Verhaardaee5d752020-09-30 09:01:52 +0200826 elif faf == Op.LUT:
Louis Verhaard0b8268a2020-08-05 16:11:29 +0200827 lut_index = int(activation.LUT_START.value) + primary_op.attrs.get("lut_index", -1)
828 assert activation.LUT_START.value <= lut_index <= activation.LUT_END.value, "LUT index out of range."
Fredrik Svedberg597fd3f2020-08-13 10:02:53 +0200829 if cmd.ofm_tensor.dtype == DataType.int32:
Fredrik Svedberg1575b942020-08-18 13:19:18 +0200830 lut_index |= 3 << 12 # Force I8 range
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200831 emit.cmd0_with_param(cmd0.NPU_SET_ACTIVATION, lut_index)
832 faf_min = ofm_quant_qmin
833 faf_max = ofm_quant_qmax
Tim Hall79d07d22020-04-27 18:20:16 +0100834 else:
Louis Verhaardaee5d752020-09-30 09:01:52 +0200835 raise Exception("Unsupported fused_activation_function = " + faf.name)
Tim Hall79d07d22020-04-27 18:20:16 +0100836
837 # Activation range needs to be set based upon the quantisation range and the fused activation range
838 emit.cmd0_with_param(cmd0.NPU_SET_ACTIVATION_MIN, max(ofm_quant_qmin, faf_min))
839 emit.cmd0_with_param(cmd0.NPU_SET_ACTIVATION_MAX, min(ofm_quant_qmax, faf_max))
840
841 out_shape = cmd.ofm_box.get_size_shape()
842 if len(out_shape) >= 4:
843 emit.cmd0_with_param(cmd0.NPU_SET_OFM_HEIGHT_M1, out_shape[-3] - 1)
844 else:
845 emit.cmd0_with_param(cmd0.NPU_SET_OFM_HEIGHT_M1, 0)
846 if len(out_shape) >= 2:
847 emit.cmd0_with_param(cmd0.NPU_SET_OFM_WIDTH_M1, out_shape[-2] - 1)
848 else:
849 emit.cmd0_with_param(cmd0.NPU_SET_OFM_WIDTH_M1, 0)
850 emit.cmd0_with_param(cmd0.NPU_SET_OFM_DEPTH_M1, out_shape[-1] - 1)
851
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200852 if npu_block_type in set((NpuBlockType.ConvolutionMxN, NpuBlockType.VectorProduct, NpuBlockType.ReduceSum)):
Tim Hall79d07d22020-04-27 18:20:16 +0100853 in_shape = cmd.ifm_box.get_size_shape()
854 emit.cmd0_with_param(cmd0.NPU_SET_IFM_DEPTH_M1, in_shape[-1] - 1)
855 else:
856 emit.cmd0_with_param(cmd0.NPU_SET_IFM_DEPTH_M1, out_shape[-1] - 1)
857
Jacob Bohlin3c678292020-04-27 10:27:25 +0200858 for tens, box, region_op, ptr_ops, stride_ops, zero_point_op in (
Tim Hall79d07d22020-04-27 18:20:16 +0100859 (
860 cmd.ifm_tensor,
861 cmd.ifm_box,
Jacob Bohlin3c678292020-04-27 10:27:25 +0200862 cmd0.NPU_SET_IFM_REGION,
Tim Hall79d07d22020-04-27 18:20:16 +0100863 (cmd1.NPU_SET_IFM_BASE0, cmd1.NPU_SET_IFM_BASE1, cmd1.NPU_SET_IFM_BASE2, cmd1.NPU_SET_IFM_BASE3),
864 (cmd1.NPU_SET_IFM_STRIDE_C, cmd1.NPU_SET_IFM_STRIDE_Y, cmd1.NPU_SET_IFM_STRIDE_X),
865 cmd0.NPU_SET_IFM_ZERO_POINT,
866 ),
867 (
868 cmd.ifm2_tensor,
869 cmd.ifm2_box,
Jacob Bohlin3c678292020-04-27 10:27:25 +0200870 cmd0.NPU_SET_IFM2_REGION,
Tim Hall79d07d22020-04-27 18:20:16 +0100871 (
872 cmd1.NPU_SET_IFM2_BASE0,
873 cmd1.NPU_SET_IFM2_BASE1,
874 cmd1.NPU_SET_IFM2_BASE2,
875 cmd1.NPU_SET_IFM2_BASE3,
876 ),
877 (cmd1.NPU_SET_IFM2_STRIDE_C, cmd1.NPU_SET_IFM2_STRIDE_Y, cmd1.NPU_SET_IFM2_STRIDE_X),
878 cmd0.NPU_SET_IFM2_ZERO_POINT,
879 ),
880 (
881 cmd.ofm_tensor,
882 cmd.ofm_box,
Jacob Bohlin3c678292020-04-27 10:27:25 +0200883 cmd0.NPU_SET_OFM_REGION,
Tim Hall79d07d22020-04-27 18:20:16 +0100884 (cmd1.NPU_SET_OFM_BASE0, cmd1.NPU_SET_OFM_BASE1, cmd1.NPU_SET_OFM_BASE2, cmd1.NPU_SET_OFM_BASE3),
885 (cmd1.NPU_SET_OFM_STRIDE_C, cmd1.NPU_SET_OFM_STRIDE_Y, cmd1.NPU_SET_OFM_STRIDE_X),
886 cmd0.NPU_SET_OFM_ZERO_POINT,
887 ),
888 ):
889
Diego Russoea6111a2020-04-14 18:41:58 +0100890 if tens is None:
Tim Hall79d07d22020-04-27 18:20:16 +0100891 continue
892
Louis Verhaard98a34992020-09-01 10:39:04 +0200893 need_zero_point = (
894 (faf is not None and forced_ofm_quantization is None)
Louis Verhaardaee5d752020-09-30 09:01:52 +0200895 or (fmf == Op.ConcatSliceWrite)
Louis Verhaard98a34992020-09-01 10:39:04 +0200896 or fused_quantize
897 )
Tim Hall79d07d22020-04-27 18:20:16 +0100898 if (
Louis Verhaardaee5d752020-09-30 09:01:52 +0200899 (primary_op.type in set((Op.AvgPool, Op.ResizeBilinear, Op.CLZ, Op.SHL)) and not need_zero_point)
Fredrik Svedberg237d72d2020-08-28 18:12:28 +0200900 or (
901 tens.dtype == DataType.int32
902 and zero_point_op in (cmd0.NPU_SET_IFM_ZERO_POINT, cmd0.NPU_SET_IFM2_ZERO_POINT)
903 )
904 or tens.quantization is None
905 ):
Tim Hall79d07d22020-04-27 18:20:16 +0100906 # Actual integer operation, just set scale to 1 and zero point to 0
907 emit.cmd0_with_param(zero_point_op, 0)
908 else:
909 assert tens.quantization.zero_point is not None, "need an actual zero point set"
Louis Verhaardd7911c42020-08-25 13:36:41 +0200910 if cmd0.NPU_SET_OFM_ZERO_POINT == zero_point_op and forced_ofm_quantization is not None:
911 zero_point = forced_ofm_quantization.zero_point
912 elif (
Charles Xu9a03fdf2020-07-02 15:12:40 +0200913 "resizebilinear" in primary_op.attrs
Louis Verhaardaee5d752020-09-30 09:01:52 +0200914 and primary_op.type == Op.Add
Charles Xu9a03fdf2020-07-02 15:12:40 +0200915 and cmd0.NPU_SET_OFM_ZERO_POINT == zero_point_op
916 ):
917 # Force output zero point same as the input zero point
Louis Verhaardd7911c42020-08-25 13:36:41 +0200918 # for resizebilinear 1x1 that is converted to add
Charles Xu9a03fdf2020-07-02 15:12:40 +0200919 zero_point = cmd.ifm2_tensor.quantization.zero_point
920 else:
921 zero_point = tens.quantization.zero_point
922 emit.cmd0_with_param(zero_point_op, int(zero_point))
Tim Hall79d07d22020-04-27 18:20:16 +0100923
924 if tens.shape == []:
925 # Empty shape, elementwise constant
Louis Verhaardc88a96f2020-06-10 09:04:33 +0200926 ifm2_scalar = tens.quant_values
Tim Hall79d07d22020-04-27 18:20:16 +0100927 assert ifm2_scalar.size == 1
Louis Verhaardc88a96f2020-06-10 09:04:33 +0200928 emit.cmd0_with_param(cmd0.NPU_SET_IFM2_SCALAR, int(ifm2_scalar.item(0)))
Tim Hall79d07d22020-04-27 18:20:16 +0100929 continue
930
931 height_0, height_1, width_0, addresses = tens.addresses_for_rolling_buffer(
932 box.start_coord, box.end_coord
933 )
934 if npu_block_type != NpuBlockType.VectorProduct:
935 if tens == cmd.ifm_tensor:
936 emit.cmd0_with_param(cmd0.NPU_SET_IFM_HEIGHT0_M1, height_0 - 1)
937 emit.cmd0_with_param(cmd0.NPU_SET_IFM_HEIGHT1_M1, height_1 - 1)
938 emit.cmd0_with_param(cmd0.NPU_SET_IFM_WIDTH0_M1, width_0 - 1)
939 elif tens == cmd.ofm_tensor:
940 emit.cmd0_with_param(cmd0.NPU_SET_OFM_HEIGHT0_M1, height_0 - 1)
941 emit.cmd0_with_param(cmd0.NPU_SET_OFM_HEIGHT1_M1, height_1 - 1)
942 emit.cmd0_with_param(cmd0.NPU_SET_OFM_WIDTH0_M1, width_0 - 1)
Louis Verhaard0cf06c72020-05-12 08:31:05 +0200943 if tens == cmd.ifm2_tensor:
Tim Hall79d07d22020-04-27 18:20:16 +0100944 emit.cmd0_with_param(cmd0.NPU_SET_IFM2_HEIGHT0_M1, height_0 - 1)
945 emit.cmd0_with_param(cmd0.NPU_SET_IFM2_HEIGHT1_M1, height_1 - 1)
946 emit.cmd0_with_param(cmd0.NPU_SET_IFM2_WIDTH0_M1, width_0 - 1)
947 else:
948 if len(out_shape) == 2:
Patrik Gustavssoncb337042020-09-16 14:55:40 +0200949 assert out_shape[0] == 1
Tim Hall79d07d22020-04-27 18:20:16 +0100950 if tens == cmd.ifm_tensor:
Patrik Gustavssoncb337042020-09-16 14:55:40 +0200951 emit.cmd0_with_param(cmd0.NPU_SET_IFM_WIDTH0_M1, 0)
Tim Hall79d07d22020-04-27 18:20:16 +0100952 elif tens == cmd.ofm_tensor:
Patrik Gustavssoncb337042020-09-16 14:55:40 +0200953 emit.cmd0_with_param(cmd0.NPU_SET_OFM_WIDTH0_M1, 0)
Tim Hall79d07d22020-04-27 18:20:16 +0100954 else:
955 assert False
956
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200957 emit.cmd0_with_param(region_op, base_ptr_idx_map[tens.mem_type])
Jacob Bohlin3c678292020-04-27 10:27:25 +0200958
Tim Hall79d07d22020-04-27 18:20:16 +0100959 for idx, addr in enumerate(addresses):
960 if addr is None:
961 addresses[idx] = 0
962
963 emit.cmd1_with_offset(ptr_ops[0], addresses[0])
964 emit.cmd1_with_offset(ptr_ops[1], addresses[1])
965 emit.cmd1_with_offset(ptr_ops[2], addresses[2])
966 emit.cmd1_with_offset(ptr_ops[3], addresses[3])
967
968 strides = tens.get_strides()
969 emit.cmd1_with_offset(stride_ops[0], strides[1]) # stride between 16-byte channel blocks (C)
970 emit.cmd1_with_offset(stride_ops[2], strides[3]) # stride between horisontal values (W)
971 emit.cmd1_with_offset(stride_ops[1], strides[2]) # stride between vertical values (H)
972
973 if tens.format == TensorFormat.NHCWB16:
974 # Check that all BasePointer addresses are aligned to 16 bytes
975 assert (int(addresses[0]) % 16) == 0
976 assert (int(addresses[1]) % 16) == 0
977 assert (int(addresses[2]) % 16) == 0
978 assert (int(addresses[3]) % 16) == 0
979
980 ofm_dtype = cmd.ofm_tensor.dtype
981 assert ofm_dtype.type & BaseType.Int
982 prec = 0
983 if ofm_dtype.size_in_bits() == 8:
984 prec = 0
985 elif ofm_dtype.size_in_bits() == 16:
986 prec = 2
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200987 elif ofm_dtype.size_in_bits() == 32:
988 prec = 4
Tim Hall79d07d22020-04-27 18:20:16 +0100989 else:
990 assert 0
991
992 if ofm_dtype.type & BaseType.Signed:
993 prec += 1
994
995 if use_global_scale:
996 # Set global scale bit, as opposed to using per channel scale
997 prec |= 1 << 8
998
999 if cmd.ofm_tensor.format == TensorFormat.NHCWB16:
1000 prec |= 1 << 6
1001
1002 prec |= rounding_mode.value << 14
1003
1004 emit.cmd0_with_param(cmd0.NPU_SET_OFM_PRECISION, prec)
1005
1006 prec = None
1007 weight_bits = 8
1008 if cmd.weight_tensor is not None:
1009 weight_bits = cmd.weight_tensor.dtype.size_in_bits()
1010
1011 ifm_dtype = cmd.ifm_tensor.dtype
1012
1013 assert weight_bits == 8, "Unsupported weight bit depth"
Fredrik Svedberga0c36242020-06-03 15:43:31 +02001014 assert (
1015 ifm_dtype.size_in_bits() in {8, 16}
1016 or ifm_dtype.size_in_bits() == 32
1017 and npu_block_type in (NpuBlockType.ElementWise, NpuBlockType.ReduceSum)
1018 ), "Unsupported ifm bit depth"
Tim Hall79d07d22020-04-27 18:20:16 +01001019
1020 if ifm_dtype.size_in_bits() == 8:
1021 if ifm_dtype.type & BaseType.Signed:
Diqing Zhongfed918b2020-04-27 10:27:34 +02001022 prec = ifm_precision.S8
Tim Hall79d07d22020-04-27 18:20:16 +01001023 else:
Diqing Zhongfed918b2020-04-27 10:27:34 +02001024 prec = ifm_precision.U8
Tim Hall79d07d22020-04-27 18:20:16 +01001025 elif ifm_dtype.size_in_bits() == 16:
1026 if ifm_dtype.type & BaseType.Signed:
Diqing Zhongfed918b2020-04-27 10:27:34 +02001027 prec = ifm_precision.S16
Tim Hall79d07d22020-04-27 18:20:16 +01001028 else:
Diqing Zhongfed918b2020-04-27 10:27:34 +02001029 prec = ifm_precision.U16
Fredrik Svedberga0c36242020-06-03 15:43:31 +02001030 elif ifm_dtype == DataType.int32:
1031 prec = ifm_precision.S32
Tim Hall79d07d22020-04-27 18:20:16 +01001032
1033 ifm_prec = prec.value
1034 ifm2_prec = ifm_prec
1035
1036 if cmd.ifm_tensor.format == TensorFormat.NHCWB16:
1037 ifm_prec |= 1 << 6
1038
1039 ifm_prec |= op_to_scale << 8
1040
1041 emit.cmd0_with_param(cmd0.NPU_SET_IFM_PRECISION, ifm_prec)
1042
1043 if cmd.ifm2_tensor is not None:
1044 if cmd.ifm2_tensor.format == TensorFormat.NHCWB16:
1045 ifm2_prec |= 1 << 6
1046 emit.cmd0_with_param(cmd0.NPU_SET_IFM2_PRECISION, ifm2_prec)
1047
Tim Hall79d07d22020-04-27 18:20:16 +01001048 # Get op parameters
1049 cur_ifm_block_depth = get_op_ifmofm_block_depth(arch, cmd)
1050 cur_ofm_block = Block(ps.block_config[1], ps.block_config[0], ps.block_config[3])
1051 cur_ofm_rect = get_op_ofm_rect(cmd)
1052 cur_ifm_rect = get_op_ifm_rect(cmd)
Tim Hall79d07d22020-04-27 18:20:16 +01001053 cur_padLT = get_op_padding_lt(cmd)
1054 if (prev_kernel is not None) and (cur_kernel is not None) and has_prev_op_dependency(prev_cmd, cmd):
1055 if cmd.ifm_tensor.shape == prev_cmd.ofm_tensor.shape:
1056 blockdep = arch.calc_block_dep(
1057 prev_ifm_rect,
1058 prev_ofm_rect,
1059 prev_ifm_block_depth,
1060 prev_ofm_block,
1061 prev_kernel,
1062 cur_ifm_rect,
1063 cur_ofm_rect,
1064 cur_ifm_block_depth,
1065 cur_ofm_block,
1066 cur_kernel,
1067 cur_padLT,
1068 )
1069 else:
1070 blockdep = 0
1071 else:
1072 blockdep = ArchitectureFeatures.MAX_BLOCKDEP
1073
1074 # Set between every op (dependent or not)
1075 blockdep = min(blockdep, arch.max_blockdep)
1076 emit.cmd0_with_param(cmd0.NPU_SET_BLOCKDEP, blockdep)
1077 prev_cmd = cmd
1078
Tim Hall289a41d2020-08-04 21:40:14 +01001079 emit_cmd_waits(cmd_waits)
1080
Tim Hall79d07d22020-04-27 18:20:16 +01001081 if npu_block_type == NpuBlockType.ConvolutionMxN:
1082 emit.cmd_do_operation(cmd0.NPU_OP_CONV)
1083 elif npu_block_type == NpuBlockType.ConvolutionDepthWise:
1084 emit.cmd_do_operation(cmd0.NPU_OP_DEPTHWISE)
1085 elif npu_block_type == NpuBlockType.VectorProduct:
1086 # Vector product is implemented using a 1x1 convolution
1087 emit.cmd_do_operation(cmd0.NPU_OP_CONV)
1088 elif npu_block_type == NpuBlockType.Pooling:
Louis Verhaardaee5d752020-09-30 09:01:52 +02001089 param = pooling_mode.MAX.value if primary_op.type.is_maxpool_op() else pooling_mode.AVERAGE.value
Tim Hall79d07d22020-04-27 18:20:16 +01001090 emit.cmd_do_operation(cmd0.NPU_OP_POOL, param=param)
Fredrik Svedberga0c36242020-06-03 15:43:31 +02001091 elif npu_block_type == NpuBlockType.ReduceSum:
1092 emit.cmd_do_operation(cmd0.NPU_OP_POOL, param=pooling_mode.REDUCE_SUM.value)
Tim Hall79d07d22020-04-27 18:20:16 +01001093 elif npu_block_type == NpuBlockType.ElementWise:
1094 param = elementwise_mode_map[primary_op.type]
1095 emit.cmd_do_operation(cmd0.NPU_OP_ELEMENTWISE, param)
1096 else:
1097 print("Warning: Skipping register command stream generation for", ps)
1098
1099 # Fill in final part of command stream:
1100 emit.cmd_do_operation(cmd0.NPU_OP_STOP, param=0xFFFF)
1101
1102 sg.register_command_stream = emit.to_list()
1103 if verbose:
1104 emit.print_cmds()
1105 print("number of commands", len(emit.cmd_stream))
1106 print("command stream length in words", len(sg.register_command_stream))