blob: 43e8265556cbba6a5f8c6673377c1324803db589 [file] [log] [blame]
erik.andersson@arm.com460c6892021-02-24 14:38:09 +01001# Copyright (C) 2020-2021 Arm Limited or its affiliates. All rights reserved.
Tim Hall79d07d22020-04-27 18:20:16 +01002#
3# SPDX-License-Identifier: Apache-2.0
4#
5# Licensed under the Apache License, Version 2.0 (the License); you may
6# not use this file except in compliance with the License.
7# You may obtain a copy of the License at
8#
9# www.apache.org/licenses/LICENSE-2.0
10#
11# Unless required by applicable law or agreed to in writing, software
12# distributed under the License is distributed on an AS IS BASIS, WITHOUT
13# WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
14# See the License for the specific language governing permissions and
15# limitations under the License.
Tim Hall79d07d22020-04-27 18:20:16 +010016# Description:
Tim Hallc8a73862020-10-27 12:43:14 +000017# Holds a container for Ethos-U and System architecture parameters.
Diego Russoea6111a2020-04-14 18:41:58 +010018import enum
Tim Hall79d07d22020-04-27 18:20:16 +010019from collections import namedtuple
20from configparser import ConfigParser
Diego Russoea6111a2020-04-14 18:41:58 +010021
Tim Hall79d07d22020-04-27 18:20:16 +010022import numpy as np
Diego Russoea6111a2020-04-14 18:41:58 +010023
Louis Verhaardaeae5672020-11-02 18:04:27 +010024from .api import NpuAccelerator
Tim Hall1bd531d2020-11-01 20:59:36 +000025from .errors import CliOptionError
26from .errors import ConfigOptionError
Dwight Lidmana9390f72020-05-13 12:00:08 +020027from .ethos_u55_regs.ethos_u55_regs import resampling_mode
Louis Verhaard69b31762020-11-17 09:45:20 +010028from .numeric_util import full_shape
Diego Russoe8a10452020-04-21 17:39:10 +010029from .numeric_util import round_up
30from .numeric_util import round_up_divide
erik.andersson@arm.com1d6d5c42021-04-14 13:31:05 +020031from .numeric_util import round_up_to_int
Tim Hall4ed38bc2020-10-20 18:54:20 +010032from .operation import Kernel
Diego Russoea6111a2020-04-14 18:41:58 +010033from .operation import NpuBlockType
Tim Hall4ed38bc2020-10-20 18:54:20 +010034from .operation import PointXYZ
Diego Russoea6111a2020-04-14 18:41:58 +010035from .supported_operators import SupportedOperators
Diqing Zhongf842b692020-12-11 13:07:37 +010036from .tensor import BandwidthDirection
Diego Russoe8a10452020-04-21 17:39:10 +010037from .tensor import MemArea
Patrik Gustavssoneca2e952020-05-27 09:15:11 +020038from .tensor import MemType
Diego Russoe8a10452020-04-21 17:39:10 +010039from .tensor import TensorFormat
40from .tensor import TensorPurpose
Tim Hall79d07d22020-04-27 18:20:16 +010041
Tim Hall79d07d22020-04-27 18:20:16 +010042
43class Block:
44 def __init__(self, w, h, d):
45 self.width = w
46 self.height = h
47 self.depth = d
48
49 def __eq__(self, other):
50 if self.width == other.width and self.height == other.height and self.depth == other.depth:
51 return True
52 else:
53 return False
54
55 def __repr__(self):
56 return "<Block: {0},{1},{2}>".format(self.width, self.height, self.depth)
57
58 @classmethod
59 def from_string(cls, s):
60 w, h, c = (int(v) for v in s.split("x"))
61 return cls(w, h, c)
62
Louis Verhaard69b31762020-11-17 09:45:20 +010063 @classmethod
64 def from_shape(cls, shape) -> "Block":
65 """Converts the shape to a Block"""
66 shp = full_shape(3, shape, 1)
67 # Note: index from end, as len(shp) may be > 3
68 return Block(shp[-2], shp[-3], shp[-1])
69
Tim Hall79d07d22020-04-27 18:20:16 +010070
71class Rect:
72 def __init__(self, x, y, z, x2, y2, z2):
73 self.x = x
74 self.y = y
75 self.z = z
76 self.x2 = x2
77 self.y2 = y2
78 self.z2 = z2
79
80 def start(self):
81 return PointXYZ(self.x, self.y, self.z)
82
83 def end(self):
84 return PointXYZ(self.x2, self.y2, self.z2)
85
86 def size(self):
87 return Block(self.x2 - self.x + 1, self.y2 - self.y + 1, self.z2 - self.z + 1)
88
89 def __repr__(self):
90 return "<Rect: ({0},{1},{2}) ({3},{4},{5})>".format(self.x, self.y, self.z, self.x2, self.y2, self.z2)
91
92
Tim Hall79d07d22020-04-27 18:20:16 +010093class SHRAMElements:
94 IFM8 = 0
95 IFM16 = 1
96 IFM8_Elementwise = 2
97 IFM16_Elementwise = 3
Fredrik Svedberg597fd3f2020-08-13 10:02:53 +020098 IFM32 = 4
Fredrik Svedberga0c36242020-06-03 15:43:31 +020099 Acc16 = 5
100 Acc32 = 6
101 Acc40 = 7
Tim Hall79d07d22020-04-27 18:20:16 +0100102 Last = Acc40
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200103 BitSizes = np.array([8, 16, 8, 16, 32, 16, 32, 40], np.int32)
Louis Verhaardf98c6742020-05-12 14:22:38 +0200104 ByteSizes = BitSizes // 8
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200105 PostAlign = np.array([8, 8, 8, 8, 8, 1, 1, 1], np.int32)
106 PreAlign = np.array([1, 1, 1, 1, 1, 8, 8, 8], np.int32)
Tim Hall79d07d22020-04-27 18:20:16 +0100107
108
109class SHRAMBlockConfig:
110 def __init__(self, sizes, banks):
111 assert len(banks) == SHRAMElements.Last + 1
112 self.sizes = sizes
113 self.banks = banks
114
115
Tim Hallc8a73862020-10-27 12:43:14 +0000116# Area indices must match Ethos-U SHRAM layout spec
Tim Hall79d07d22020-04-27 18:20:16 +0100117class SharedBufferArea(enum.IntEnum):
118 OFM = 0
119 Weights = 1
120 IFM = 2
121 Accumulators = 3
122 Size = Accumulators + 1
123
124
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100125class Accelerator(enum.Enum):
126 Ethos_U55_32 = "ethos-u55-32"
127 Ethos_U55_64 = "ethos-u55-64"
128 Ethos_U55_128 = "ethos-u55-128"
129 Ethos_U55_256 = "ethos-u55-256"
Tim Hallc8a73862020-10-27 12:43:14 +0000130 Ethos_U65_256 = "ethos-u65-256"
131 Ethos_U65_512 = "ethos-u65-512"
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100132
133 @classmethod
134 def member_list(cls):
135 return [e.value for e in cls]
136
Louis Verhaardaeae5672020-11-02 18:04:27 +0100137 @classmethod
138 def from_npu_accelerator(cls, npu_accelerator: NpuAccelerator) -> "Accelerator":
139 """Converts the given public API object to Accelerator (used internally)"""
140 accelerator_map = {
141 NpuAccelerator.Ethos_U55_32: cls.Ethos_U55_32,
142 NpuAccelerator.Ethos_U55_64: cls.Ethos_U55_64,
143 NpuAccelerator.Ethos_U55_128: cls.Ethos_U55_128,
144 NpuAccelerator.Ethos_U55_256: cls.Ethos_U55_256,
145 NpuAccelerator.Ethos_U65_256: cls.Ethos_U65_256,
146 NpuAccelerator.Ethos_U65_512: cls.Ethos_U65_512,
147 }
148 assert npu_accelerator in accelerator_map, f"Unsupported accelerator {npu_accelerator}"
149 return accelerator_map[npu_accelerator]
150
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100151
Tim Hall1bd531d2020-11-01 20:59:36 +0000152@enum.unique
153class MemPort(enum.Enum):
154 Axi0 = enum.auto()
155 Axi1 = enum.auto()
156
157
Tim Hall79d07d22020-04-27 18:20:16 +0100158class ArchitectureFeatures:
Tim Hallc8a73862020-10-27 12:43:14 +0000159 """This class is a container for various parameters of the Ethos-U core
Diqing Zhonge8887a32020-09-24 09:53:48 +0200160 and system configuration that can be tuned, either by command line
Tim Hallc8a73862020-10-27 12:43:14 +0000161 parameters or by the Ethos-U architects. The class is often passed
Diqing Zhonge8887a32020-09-24 09:53:48 +0200162 around to passes that need to do architecture-dependent actions.
Tim Hall79d07d22020-04-27 18:20:16 +0100163
Diqing Zhonge8887a32020-09-24 09:53:48 +0200164 Note the difference between ArchitectureFeatures and CompilerOptions
Tim Hallc8a73862020-10-27 12:43:14 +0000165 - ArchitectureFeatures is for changing the Ethos-U and system architecture
Diqing Zhonge8887a32020-09-24 09:53:48 +0200166 - CompilerOptions is for changing the behaviour of the compiler
167 """
Tim Hall79d07d22020-04-27 18:20:16 +0100168
169 ArchitectureConfig = namedtuple(
170 "ArchitectureConfig", "macs cores ofm_ublock ifm_ublock shram_banks shram_granules elem_units"
171 )
172 accelerator_configs = {
Tim Hallc8a73862020-10-27 12:43:14 +0000173 Accelerator.Ethos_U65_512: ArchitectureConfig(
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200174 256, 2, Block(2, 2, 8), Block(2, 2, 8), 48, [8, 8, 8, 8, 16, 8, 16, 20], 8
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100175 ),
Tim Hallc8a73862020-10-27 12:43:14 +0000176 Accelerator.Ethos_U65_256: ArchitectureConfig(
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200177 256, 1, Block(2, 2, 8), Block(2, 2, 8), 48, [8, 8, 8, 8, 16, 8, 16, 20], 8
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100178 ),
179 Accelerator.Ethos_U55_256: ArchitectureConfig(
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200180 256, 1, Block(2, 2, 8), Block(2, 2, 8), 48, [8, 8, 8, 8, 16, 8, 16, 20], 8
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100181 ),
182 Accelerator.Ethos_U55_128: ArchitectureConfig(
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200183 128, 1, Block(2, 1, 8), Block(2, 2, 8), 24, [4, 4, 4, 4, 8, 4, 8, 12], 4
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100184 ),
185 Accelerator.Ethos_U55_64: ArchitectureConfig(
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200186 64, 1, Block(1, 1, 8), Block(1, 1, 8), 16, [2, 2, 2, 2, 4, 4, 4, 8], 2
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100187 ),
188 Accelerator.Ethos_U55_32: ArchitectureConfig(
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200189 32, 1, Block(1, 1, 4), Block(1, 1, 8), 16, [2, 2, 2, 2, 4, 4, 4, 4], 1
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100190 ),
Tim Hall79d07d22020-04-27 18:20:16 +0100191 }
192
193 OFMSplitDepth = 16
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100194 SubKernelMax = Block(8, 8, 65536)
Tim Hall79d07d22020-04-27 18:20:16 +0100195
Tim Hall1bd531d2020-11-01 20:59:36 +0000196 DEFAULT_CONFIG = "internal-default"
Louis Verhaard1e170182020-11-26 11:42:04 +0100197 MAX_BLOCKDEP = 3
Tim Hall1bd531d2020-11-01 20:59:36 +0000198
Tim Hall79d07d22020-04-27 18:20:16 +0100199 def __init__(
200 self,
Tim Hall1bd531d2020-11-01 20:59:36 +0000201 vela_config_files,
Tim Hall79d07d22020-04-27 18:20:16 +0100202 accelerator_config,
203 system_config,
Tim Hall1bd531d2020-11-01 20:59:36 +0000204 memory_mode,
Tim Hall79d07d22020-04-27 18:20:16 +0100205 override_block_config,
206 block_config_limit,
Tim Hall79d07d22020-04-27 18:20:16 +0100207 max_blockdep,
Patrik Gustavsson90831bc2020-08-24 16:26:11 +0200208 weight_estimation_scaling,
Tim Hall1bd531d2020-11-01 20:59:36 +0000209 verbose_config,
Tim Hall79d07d22020-04-27 18:20:16 +0100210 ):
211 accelerator_config = accelerator_config.lower()
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100212 if accelerator_config not in Accelerator.member_list():
Tim Hall1bd531d2020-11-01 20:59:36 +0000213 raise CliOptionError("--accelerator-config", self.accelerator_config, "Unknown accelerator configuration")
Manupa Karunaratned83d2e12020-07-20 12:05:32 +0100214 self.accelerator_config = Accelerator(accelerator_config)
Tim Hall79d07d22020-04-27 18:20:16 +0100215 accel_config = ArchitectureFeatures.accelerator_configs[self.accelerator_config]
216 self.config = accel_config
217
218 self.system_config = system_config
Tim Hall1bd531d2020-11-01 20:59:36 +0000219 self.memory_mode = memory_mode
Tim Hallc8a73862020-10-27 12:43:14 +0000220 self.is_ethos_u65_system = self.accelerator_config in (Accelerator.Ethos_U65_256, Accelerator.Ethos_U65_512)
Tim Hall79d07d22020-04-27 18:20:16 +0100221
Tim Hallc8a73862020-10-27 12:43:14 +0000222 self.max_outstanding_dma = 2 if self.is_ethos_u65_system else 1
Tim Hall289a41d2020-08-04 21:40:14 +0100223 self.max_outstanding_kernels = 3
224
Tim Hall79d07d22020-04-27 18:20:16 +0100225 self.ncores = accel_config.cores
226 self.ofm_ublock = accel_config.ofm_ublock
227 self.ifm_ublock = accel_config.ifm_ublock
Tim Hall79d07d22020-04-27 18:20:16 +0100228 self.ofm_block_max = Block(64, 32, 128)
229 self.override_block_config = override_block_config
230 self.block_config_limit = block_config_limit
231
Tim Hall79d07d22020-04-27 18:20:16 +0100232 self.max_blockdep = max_blockdep
Patrik Gustavsson90831bc2020-08-24 16:26:11 +0200233 self.weight_estimation_scaling = weight_estimation_scaling
Tim Hall79d07d22020-04-27 18:20:16 +0100234
235 dpu_min_height = accel_config.ofm_ublock.height
236 dpu_min_width = accel_config.ofm_ublock.width
237 dpu_dot_product_width = 8
238 dpu_min_ofm_channels = accel_config.ofm_ublock.depth
239
240 self.num_elem_wise_units = accel_config.elem_units
241 self.num_macs_per_cycle = dpu_min_height * dpu_min_width * dpu_dot_product_width * dpu_min_ofm_channels
Louis Verhaarda208cf82021-03-30 16:07:24 +0200242 # Max value in address offsets
243 self.max_address_offset = 1 << 48 if self.is_ethos_u65_system else 1 << 32
Tim Hall79d07d22020-04-27 18:20:16 +0100244
Tim Hall1bd531d2020-11-01 20:59:36 +0000245 # Get system configuration and memory mode
246 self._get_vela_config(vela_config_files, verbose_config)
Tim Hall79d07d22020-04-27 18:20:16 +0100247
Tim Hall1bd531d2020-11-01 20:59:36 +0000248 self.axi_port_width = 128 if self.is_ethos_u65_system else 64
249 self.memory_bandwidths_per_cycle = self.axi_port_width * self.memory_clock_scales / 8
Tim Hall79d07d22020-04-27 18:20:16 +0100250
Tim Hall1bd531d2020-11-01 20:59:36 +0000251 self.memory_bandwidths_per_second = self.memory_bandwidths_per_cycle * self.core_clock
Tim Hall79d07d22020-04-27 18:20:16 +0100252
Diqing Zhonge8887a32020-09-24 09:53:48 +0200253 # Get output/activation performance numbers
254 self._generate_output_perf_tables(self.accelerator_config)
255
Tim Hall79d07d22020-04-27 18:20:16 +0100256 # sizes as N x H x W x C. we need to round up to these when allocating storage
257 self.storage_rounding_quantums = {
258 TensorFormat.Unknown: (1, 1, 1, 1),
259 TensorFormat.WeightsCompressed: (1, 1, 1, 1),
260 TensorFormat.NHWC: (1, 1, 1, 1),
261 TensorFormat.NHCWB16: (1, 1, 1, 16),
262 }
263
264 # brick sizes as N x H x W x C. We have to fetch whole bricks at a time
265 self.brick_sizes = {
266 TensorFormat.Unknown: (1, 1, 1, 1),
267 TensorFormat.WeightsCompressed: (1, 1, 1, 1),
268 TensorFormat.NHWC: (1, 1, 1, 1),
269 TensorFormat.NHCWB16: (1, 1, 1, 16),
270 }
271
Tim Hall79d07d22020-04-27 18:20:16 +0100272 self.default_weight_format = TensorFormat.WeightsCompressed
273 self.default_feature_map_format = TensorFormat.NHWC
274
Tim Hall79d07d22020-04-27 18:20:16 +0100275 self.tensor_storage_mem_area = {
276 # permanent mem_area
Tim Hall465582c2020-05-26 09:33:14 +0100277 TensorPurpose.Unknown: MemArea.Unknown,
Tim Hall79d07d22020-04-27 18:20:16 +0100278 TensorPurpose.Weights: self.permanent_storage_mem_area,
279 TensorPurpose.FeatureMap: self.feature_map_storage_mem_area,
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200280 TensorPurpose.LUT: self.permanent_storage_mem_area,
Fredrik Svedberge22ba8c2021-01-27 16:53:41 +0100281 TensorPurpose.Scratch: self.feature_map_storage_mem_area,
282 TensorPurpose.ScratchFast: self.fast_storage_mem_area,
Tim Hall79d07d22020-04-27 18:20:16 +0100283 }
284
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200285 self.tensor_storage_mem_type = {
Dwight Lidman1a9d20e2020-08-11 12:10:36 +0200286 TensorPurpose.Unknown: MemType.Unknown,
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200287 TensorPurpose.Weights: MemType.Permanent_NPU,
288 TensorPurpose.FeatureMap: MemType.Scratch,
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200289 TensorPurpose.LUT: MemType.Scratch,
Fredrik Svedberge22ba8c2021-01-27 16:53:41 +0100290 TensorPurpose.Scratch: MemType.Scratch,
291 TensorPurpose.ScratchFast: MemType.Scratch_fast,
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200292 }
Tim Hall79d07d22020-04-27 18:20:16 +0100293
294 self.min_block_sizes = {
295 NpuBlockType.Default: (dpu_min_height, dpu_min_width),
296 NpuBlockType.VectorProduct: (1, 1),
297 NpuBlockType.ConvolutionMxN: (dpu_min_height, dpu_min_width),
298 NpuBlockType.Pooling: (dpu_min_height, dpu_min_width),
299 NpuBlockType.ConvolutionDepthWise: (dpu_min_height, dpu_min_width),
300 NpuBlockType.ElementWise: (1, 1),
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200301 NpuBlockType.ReduceSum: (dpu_min_height, dpu_min_width),
Tim Hall79d07d22020-04-27 18:20:16 +0100302 }
303
304 self.sub_kernel_limits = {
305 NpuBlockType.Default: (8, 8),
306 NpuBlockType.VectorProduct: (1, 1),
307 NpuBlockType.ConvolutionMxN: (8, 8),
308 NpuBlockType.Pooling: (8, 8),
309 NpuBlockType.ConvolutionDepthWise: (8, 8),
310 NpuBlockType.ElementWise: (1, 1),
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200311 NpuBlockType.ReduceSum: (8, 8),
Tim Hall79d07d22020-04-27 18:20:16 +0100312 }
313
314 # weights for scheduler search
315 from .npu_performance import make_bandwidth_array
316
317 self.bandwidth_weights = make_bandwidth_array()
318 self.bandwidth_weights[MemArea.Sram] = 1.0
319 self.bandwidth_weights[MemArea.Dram] = 10.0
320 self.bandwidth_weights[MemArea.OnChipFlash] = 2.0
321 self.bandwidth_weights[MemArea.OffChipFlash] = 20.0
322 self.cycles_weight = 40
323 self.max_sram_used_weight = 1000
324
Tim Hall1bd531d2020-11-01 20:59:36 +0000325 if self.is_spilling_enabled():
Patrik Gustavsson3ab94522020-06-29 17:36:55 +0200326 self.max_sram_used_weight = 0
Tim Hall79d07d22020-04-27 18:20:16 +0100327
328 # Shared Buffer Block allocations
329 self.shram_bank_size = 1024 # bytes
330 self.shram_size_bytes = accel_config.shram_banks * self.shram_bank_size
331 self.shram_reserved_output_banks = 2
332 self.shram_reserved_weight_banks = 0
333 self.shram_reserved_unused_banks = 2 if accel_config.shram_banks > 16 else 0
334 self.shram_total_banks = accel_config.shram_banks - self.shram_reserved_unused_banks
335 self.shram_bank_granules = np.array(accel_config.shram_granules, np.int32)
Louis Verhaard0b8268a2020-08-05 16:11:29 +0200336 self.shram_lut_size = 2048
337 # SHRAM base address of the activation lookup table
338 self.shram_lut_address = self.shram_bank_size * self.available_shram_banks(True)
Tim Hall79d07d22020-04-27 18:20:16 +0100339
340 # Build a map of acceptable IFM/OFM block configurations up to the maximum
341 # IFM/OFM block size.
342 ifm_block_max = self.get_ifm_block_size(32, self.ofm_block_max, Kernel(8, 8))
343 self.block_config_map = dict()
344 self.generate_block_config_map(Block(ifm_block_max.width, ifm_block_max.height, 128))
345
346 # Setup supported operators and restriction checkers class
Fredrik Svedberg880e7352020-08-25 11:31:47 +0200347 self.supported_operators = SupportedOperators()
Tim Hall79d07d22020-04-27 18:20:16 +0100348
Louis Verhaard0b8268a2020-08-05 16:11:29 +0200349 # Returns available number of SHRAM banks depending on activation lookup table
350 # being used or not
351 def available_shram_banks(self, uses_activation_lut):
352 banks = self.shram_total_banks
353 if uses_activation_lut and self.shram_reserved_unused_banks == 0:
354 banks -= 2
355 return banks
356
Tim Hall79d07d22020-04-27 18:20:16 +0100357 # Calculate block configuration for ALL known IFM operations and
358 # accumulator sizes. Consumers will need to select their preferred
359 # operation and bit-width at read-time.
360 def generate_block_config(self, width, height, depth):
Louis Verhaardf98c6742020-05-12 14:22:38 +0200361 # Number of bytes required for any SHRAM element for a FM of given dimensions.
362 # For IFM: size = H*W*Align(D*BYTE_WIDTH, 8)
363 # For ACC: size = H*W*Align(D,8)*BYTE_WIDTH
364 d1 = round_up(depth, SHRAMElements.PreAlign)
365 d2 = round_up(d1 * SHRAMElements.ByteSizes, SHRAMElements.PostAlign)
366 size_bytes = (height * width) * d2
367
Tim Hall79d07d22020-04-27 18:20:16 +0100368 # Convert byte size (rounded) to size in banks
369 size_banks = round_up_divide(size_bytes, self.shram_bank_size)
370 size_banks *= 2 # Double buffer the IFM/Acc (need twice as many banks)
371 # Round bank requirement to bank granularity
372 required_banks = round_up(size_banks, self.shram_bank_granules)
373 return SHRAMBlockConfig(size_bytes, required_banks)
374
375 @staticmethod
376 def make_block_config_key(width, height, depth):
377 return (int(height), int(width), int(depth))
378
379 def get_block_config(self, width, height, depth):
380 assert depth <= self.ofm_block_max.depth
381 key = ArchitectureFeatures.make_block_config_key(width, height, depth)
382 config = self.block_config_map.get(key, None)
383 return config
384
385 # Generate a key:value map of possible block configurations, where the
386 # key is compounded from the block dimensions: 0x00HHWWCC
387 def generate_block_config_map(self, block: Block):
388 for h in range(1, block.height + 1):
389 for w in range(1, block.width + 1):
390 # All possible IFM/OFM depth values
391 for c in [4, 8, 12, 16, 24, 32, 40, 48, 56, 64, 72, 80, 88, 96, 104, 112, 120, 128]:
392 key = ArchitectureFeatures.make_block_config_key(w, h, c)
393 self.block_config_map[key] = self.generate_block_config(w, h, c)
394
Diqing Zhonge8887a32020-09-24 09:53:48 +0200395 def _generate_output_perf_tables(self, accel_config):
396 if accel_config == Accelerator.Ethos_U55_32:
397 self.output_cycles_per_elem = (2.0, 3.0, 3.0, 3.0, 4.0, 6.0, 1.0, 2.0)
398 self.activation_cycles_per_elem = (1.0, 1.0, 0.0)
399 elif accel_config == Accelerator.Ethos_U55_64:
400 self.output_cycles_per_elem = (1.0, 1.5, 1.5, 1.5, 2.0, 3.0, 0.5, 1.0)
401 self.activation_cycles_per_elem = (1.0, 1.0, 0.0)
402 elif accel_config == Accelerator.Ethos_U55_128:
403 self.output_cycles_per_elem = (0.75, 1.25, 0.75, 0.75, 1.0, 1.5, 0.25, 0.5)
404 self.activation_cycles_per_elem = (1.0, 0.5, 0.0)
Tim Hallc8a73862020-10-27 12:43:14 +0000405 elif accel_config in (Accelerator.Ethos_U55_256, Accelerator.Ethos_U65_256):
Diqing Zhonge8887a32020-09-24 09:53:48 +0200406 self.output_cycles_per_elem = (0.625, 1.125, 0.5, 0.375, 0.5, 0.75, 0.125, 0.25)
407 self.activation_cycles_per_elem = (1.0, 0.25, 0.0)
408 else:
Tim Hallc8a73862020-10-27 12:43:14 +0000409 assert accel_config == Accelerator.Ethos_U65_512
Diqing Zhonge8887a32020-09-24 09:53:48 +0200410 self.output_cycles_per_elem = (0.3125, 0.5625, 0.25, 0.1875, 0.25, 0.375, 0.0625, 0.125)
411 self.activation_cycles_per_elem = (0.5, 0.125, 0.0)
412
Tim Hall79d07d22020-04-27 18:20:16 +0100413 def calc_ifm_block_depth(self, ifm_depth, ifm_bits):
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200414 assert ifm_bits in (8, 16, 32)
Tim Hall79d07d22020-04-27 18:20:16 +0100415 assert ifm_depth > 0
416 ifm_depth = round_up(ifm_depth, self.ifm_ublock.depth)
Fredrik Svedberga0c36242020-06-03 15:43:31 +0200417 max_block_depth = 8 * 32 // ifm_bits
Tim Hall79d07d22020-04-27 18:20:16 +0100418 return min(max_block_depth, ifm_depth)
419
420 # Calculate the size of the IFM block given a depth, target OFM block and a kernel
Tim Hallc30f4952020-06-15 20:47:35 +0100421 def get_ifm_block_size(
422 self,
423 ifm_block_depth,
424 ofm_block: Block,
425 kernel: Kernel,
426 subkernel: Block = Block(8, 8, 65536),
427 ifm_resampling_mode=resampling_mode.NONE,
428 ):
Dwight Lidmana9390f72020-05-13 12:00:08 +0200429 upscaling = 1 if ifm_resampling_mode == resampling_mode.NONE else 2
Tim Hall79d07d22020-04-27 18:20:16 +0100430
erik.andersson@arm.com1d6d5c42021-04-14 13:31:05 +0200431 # Height
432 dilated_kernel_height = ((kernel.height - 1) * kernel.dilation.y) + 1
433 ifm_block_height = round_up_to_int(
434 ((ofm_block.height - 1) * kernel.stride.y + min(subkernel.height, dilated_kernel_height)) / upscaling
435 )
Tim Hall79d07d22020-04-27 18:20:16 +0100436
437 # Width
Tim Hall79d07d22020-04-27 18:20:16 +0100438 dilated_kernel_width = ((kernel.width - 1) * kernel.dilation.x) + 1
erik.andersson@arm.com1d6d5c42021-04-14 13:31:05 +0200439 ifm_block_width = round_up_to_int(
440 ((ofm_block.width - 1) * kernel.stride.x + min(subkernel.width, dilated_kernel_width)) / upscaling
441 )
Tim Hall79d07d22020-04-27 18:20:16 +0100442
443 return Block(ifm_block_width, ifm_block_height, ifm_block_depth)
444
Tim Hall1bd531d2020-11-01 20:59:36 +0000445 def is_spilling_enabled(self):
Tim Hall79d07d22020-04-27 18:20:16 +0100446 """
Tim Hall1bd531d2020-11-01 20:59:36 +0000447 Spilling is a feature that allows the Ethos-U to use a dedicated SRAM as a cache for various types of data
Tim Hall79d07d22020-04-27 18:20:16 +0100448 """
Tim Hall1bd531d2020-11-01 20:59:36 +0000449 return (
450 self._mem_port_mapping(self.cache_mem_area) == MemArea.Sram and self.cache_mem_area != self.arena_mem_area
451 )
Tim Hall79d07d22020-04-27 18:20:16 +0100452
Louis Verhaard024c3552021-03-17 14:26:34 +0100453 def mem_type_size(self, mem_type: MemType) -> int:
454 """Returns size in bytes available for the given memory type"""
455 if mem_type == MemType.Scratch_fast and self.is_spilling_enabled():
456 return self.sram_size
457 # Size is unknown, return max possible address offset
458 return self.max_address_offset
459
Tim Hall1bd531d2020-11-01 20:59:36 +0000460 def _mem_port_mapping(self, mem_port):
461 mem_port_mapping = {MemPort.Axi0: self.axi0_port, MemPort.Axi1: self.axi1_port}
462 return mem_port_mapping[mem_port]
Tim Hall79d07d22020-04-27 18:20:16 +0100463
Tim Hall1bd531d2020-11-01 20:59:36 +0000464 def _set_default_sys_config(self):
Tim Hall1bd531d2020-11-01 20:59:36 +0000465 # ArchitectureFeatures.DEFAULT_CONFIG values
466 if self.is_ethos_u65_system:
467 # Default Ethos-U65 system configuration
468 # Ethos-U65 Client-Server: SRAM (16 GB/s) and DRAM (12 GB/s)
469 self.core_clock = 1e9
470 self.axi0_port = MemArea.Sram
471 self.axi1_port = MemArea.Dram
472 self.memory_clock_scales[MemArea.Sram] = 1.0
473 self.memory_clock_scales[MemArea.Dram] = 0.75 # 3 / 4
Diqing Zhongf842b692020-12-11 13:07:37 +0100474 self.memory_burst_length[MemArea.Sram] = 32
475 self.memory_burst_length[MemArea.Dram] = 128
476 self.memory_latency[MemArea.Sram][BandwidthDirection.Read] = 32
477 self.memory_latency[MemArea.Sram][BandwidthDirection.Write] = 32
478 self.memory_latency[MemArea.Dram][BandwidthDirection.Read] = 500
479 self.memory_latency[MemArea.Dram][BandwidthDirection.Write] = 250
Tim Hall79d07d22020-04-27 18:20:16 +0100480 else:
Tim Hall1bd531d2020-11-01 20:59:36 +0000481 # Default Ethos-U55 system configuration
482 # Ethos-U55 High-End Embedded: SRAM (4 GB/s) and Flash (0.5 GB/s)
483 self.core_clock = 500e6
484 self.axi0_port = MemArea.Sram
485 self.axi1_port = MemArea.OffChipFlash
486 self.memory_clock_scales[MemArea.Sram] = 1.0
487 self.memory_clock_scales[MemArea.OffChipFlash] = 0.125 # 1 / 8
Diqing Zhongf842b692020-12-11 13:07:37 +0100488 self.memory_burst_length[MemArea.Sram] = 32
489 self.memory_burst_length[MemArea.OffChipFlash] = 128
490 self.memory_latency[MemArea.Sram][BandwidthDirection.Read] = 32
491 self.memory_latency[MemArea.Sram][BandwidthDirection.Write] = 32
492 self.memory_latency[MemArea.OffChipFlash][BandwidthDirection.Read] = 64
493 self.memory_latency[MemArea.OffChipFlash][BandwidthDirection.Write] = 64
Tim Hall79d07d22020-04-27 18:20:16 +0100494
Tim Hall1bd531d2020-11-01 20:59:36 +0000495 def _set_default_mem_mode(self):
Tim Hall1bd531d2020-11-01 20:59:36 +0000496 # ArchitectureFeatures.DEFAULT_CONFIG values
497 if self.is_ethos_u65_system:
498 # Default Ethos-U65 memory mode
Tim Hall70b71a52020-12-22 11:47:54 +0000499 # Dedicated SRAM: the SRAM is only for use by the Ethos-U
500 # The non-SRAM memory is assumed to be read-writeable
Tim Hall1bd531d2020-11-01 20:59:36 +0000501 self.const_mem_area = MemPort.Axi1
502 self.arena_mem_area = MemPort.Axi1
503 self.cache_mem_area = MemPort.Axi0
504 self.cache_sram_size = 384 * 1024
505 else:
Tim Hall70b71a52020-12-22 11:47:54 +0000506 # Default Ethos-U55 memory mode
507 # Shared SRAM: the SRAM is shared between the Ethos-U and the Cortex-M software
508 # The non-SRAM memory is assumed to be read-only
Tim Hall1bd531d2020-11-01 20:59:36 +0000509 self.const_mem_area = MemPort.Axi1
510 self.arena_mem_area = MemPort.Axi0
511 self.cache_mem_area = MemPort.Axi0
Tim Hall79d07d22020-04-27 18:20:16 +0100512
Tim Hall1bd531d2020-11-01 20:59:36 +0000513 def _get_vela_config(self, vela_config_files, verbose_config):
514 """
515 Gets the system configuration and memory modes from one or more Vela configuration file(s) or uses some
516 defaults.
517 """
Tim Hall79d07d22020-04-27 18:20:16 +0100518
Tim Hall1bd531d2020-11-01 20:59:36 +0000519 # all properties are optional and are initialised to a value of 1 (or the equivalent)
520 self.core_clock = 1
521 self.axi0_port = MemArea(1)
522 self.axi1_port = MemArea(1)
523 self.memory_clock_scales = np.ones(MemArea.Size)
Tim Hall70b71a52020-12-22 11:47:54 +0000524 self.memory_burst_length = np.ones(MemArea.Size, np.int)
525 self.memory_latency = np.zeros((MemArea.Size, BandwidthDirection.Size), np.int)
Tim Hall1bd531d2020-11-01 20:59:36 +0000526 self.const_mem_area = MemPort(1)
527 self.arena_mem_area = MemPort(1)
528 self.cache_mem_area = MemPort(1)
529 self.cache_sram_size = 1
Tim Hall79d07d22020-04-27 18:20:16 +0100530
Tim Hall1bd531d2020-11-01 20:59:36 +0000531 # read configuration file(s)
532 self.vela_config = None
533
534 if vela_config_files is not None:
535 self.vela_config = ConfigParser()
536 self.vela_config.read(vela_config_files)
537
538 # read system configuration
539 sys_cfg_section = "System_Config." + self.system_config
540
541 if self.vela_config is not None and self.vela_config.has_section(sys_cfg_section):
542 self.core_clock = float(self._read_config(sys_cfg_section, "core_clock", self.core_clock))
543 self.axi0_port = MemArea[self._read_config(sys_cfg_section, "axi0_port", self.axi0_port)]
544 self.axi1_port = MemArea[self._read_config(sys_cfg_section, "axi1_port", self.axi1_port)]
545
546 for mem_area in (self.axi0_port, self.axi1_port):
547 self.memory_clock_scales[mem_area] = float(
548 self._read_config(
549 sys_cfg_section, mem_area.name + "_clock_scale", self.memory_clock_scales[mem_area]
550 )
551 )
Diqing Zhongf842b692020-12-11 13:07:37 +0100552 self.memory_burst_length[mem_area] = int(
553 self._read_config(
554 sys_cfg_section, mem_area.name + "_burst_length", self.memory_burst_length[mem_area]
555 )
556 )
557 self.memory_latency[mem_area][BandwidthDirection.Read] = int(
558 self._read_config(
559 sys_cfg_section,
560 mem_area.name + "_read_latency",
561 self.memory_latency[mem_area][BandwidthDirection.Read],
562 )
563 )
564 self.memory_latency[mem_area][BandwidthDirection.Write] = int(
565 self._read_config(
566 sys_cfg_section,
567 mem_area.name + "_write_latency",
568 self.memory_latency[mem_area][BandwidthDirection.Write],
569 )
570 )
Tim Hall1bd531d2020-11-01 20:59:36 +0000571 elif self.system_config == ArchitectureFeatures.DEFAULT_CONFIG:
572 self._set_default_sys_config()
573
574 elif vela_config_files is None:
Michael McGeagh7a6f8432020-12-02 15:29:22 +0000575 raise CliOptionError("--config", vela_config_files, "Vela config file not specified")
Tim Hall1bd531d2020-11-01 20:59:36 +0000576
577 else:
578 raise CliOptionError(
Michael McGeagh7a6f8432020-12-02 15:29:22 +0000579 "--system-config", self.system_config, f"Section {sys_cfg_section} not found in Vela config file",
Tim Hall79d07d22020-04-27 18:20:16 +0100580 )
Tim Hall79d07d22020-04-27 18:20:16 +0100581
Tim Hall1bd531d2020-11-01 20:59:36 +0000582 # read the memory mode
583 mem_mode_section = "Memory_Mode." + self.memory_mode
Tim Hall79d07d22020-04-27 18:20:16 +0100584
Tim Hall1bd531d2020-11-01 20:59:36 +0000585 if self.vela_config is not None and self.vela_config.has_section(mem_mode_section):
586 self.const_mem_area = MemPort[
587 self._read_config(mem_mode_section, "const_mem_area", self.const_mem_area.name)
588 ]
589 self.arena_mem_area = MemPort[
590 self._read_config(mem_mode_section, "arena_mem_area", self.arena_mem_area.name)
591 ]
592 self.cache_mem_area = MemPort[
593 self._read_config(mem_mode_section, "cache_mem_area", self.cache_mem_area.name)
594 ]
595 self.cache_sram_size = int(self._read_config(mem_mode_section, "cache_sram_size", self.cache_sram_size))
Louis Verhaarda208cf82021-03-30 16:07:24 +0200596 if self.cache_sram_size > self.max_address_offset:
597 raise ConfigOptionError(
598 "cache_sram_size",
599 f"{self.cache_sram_size}. Size is out of bounds, maximum is: {self.max_address_offset}",
600 )
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200601
Tim Hall1bd531d2020-11-01 20:59:36 +0000602 elif self.memory_mode == ArchitectureFeatures.DEFAULT_CONFIG:
603 self._set_default_mem_mode()
Patrik Gustavsson5f47c052020-06-25 12:56:04 +0200604
Tim Hall1bd531d2020-11-01 20:59:36 +0000605 elif vela_config_files is None:
Michael McGeagh7a6f8432020-12-02 15:29:22 +0000606 raise CliOptionError("--config", vela_config_files, "Vela config file not specified")
Patrik Gustavssoneca2e952020-05-27 09:15:11 +0200607
Tim Hall1bd531d2020-11-01 20:59:36 +0000608 else:
609 raise CliOptionError(
Michael McGeagh7a6f8432020-12-02 15:29:22 +0000610 "--memory-mode", self.memory_mode, f"Section {mem_mode_section} not found in Vela config file",
Tim Hall1bd531d2020-11-01 20:59:36 +0000611 )
Tim Hall79d07d22020-04-27 18:20:16 +0100612
Tim Hall1bd531d2020-11-01 20:59:36 +0000613 # override sram to onchipflash
614 if self._mem_port_mapping(self.const_mem_area) == MemArea.Sram:
615 if self.const_mem_area == self.arena_mem_area == self.cache_mem_area:
616 print(
617 "Info: Changing const_mem_area from Sram to OnChipFlash. This will use the same characteristics as"
618 " Sram."
619 )
620 if self.const_mem_area == MemPort.Axi0:
621 self.const_mem_area = MemPort.Axi1
622 self.axi1_port = MemArea.OnChipFlash
623 else:
624 self.const_mem_area = MemPort.Axi0
625 self.axi0_port = MemArea.OnChipFlash
626 self.memory_clock_scales[MemArea.OnChipFlash] = self.memory_clock_scales[MemArea.Sram]
Diqing Zhongf842b692020-12-11 13:07:37 +0100627 self.memory_burst_length[MemArea.OnChipFlash] = self.memory_burst_length[MemArea.Sram]
628 self.memory_latency[MemArea.OnChipFlash] = self.memory_latency[MemArea.Sram]
Tim Hall1bd531d2020-11-01 20:59:36 +0000629
630 # check configuration
Tim Hall70b71a52020-12-22 11:47:54 +0000631 if self._mem_port_mapping(self.const_mem_area) not in (
632 MemArea.Dram,
633 MemArea.OnChipFlash,
634 MemArea.OffChipFlash,
635 ):
636 raise ConfigOptionError(
637 "const_mem_area",
638 self._mem_port_mapping(self.const_mem_area).name,
639 "Dram or OnChipFlash or OffChipFlash",
640 )
641
642 if self._mem_port_mapping(self.arena_mem_area) not in (MemArea.Sram, MemArea.Dram):
643 raise ConfigOptionError("arena_mem_area", self._mem_port_mapping(self.arena_mem_area).name, "Sram or Dram")
644
Tim Hall1bd531d2020-11-01 20:59:36 +0000645 if self._mem_port_mapping(self.cache_mem_area) != MemArea.Sram:
646 raise ConfigOptionError("cache_mem_area", self._mem_port_mapping(self.cache_mem_area).name, "Sram")
647
Tim Hall1bd531d2020-11-01 20:59:36 +0000648 # assign existing memory areas
649 self.permanent_storage_mem_area = self._mem_port_mapping(self.const_mem_area)
650 self.feature_map_storage_mem_area = self._mem_port_mapping(self.arena_mem_area)
651 self.fast_storage_mem_area = self._mem_port_mapping(self.cache_mem_area)
652
653 self.sram_size = self.cache_sram_size if self.is_spilling_enabled() else 9999 * 1024 * 1024
654
655 # display the system configuration and memory mode
656 if verbose_config:
657 print(f"System Configuration ({self.system_config}):")
658 print(f" core_clock = {self.core_clock}")
659 print(f" axi0_port = {self.axi0_port.name}")
660 print(f" axi1_port = {self.axi1_port.name}")
661 for mem in (MemArea.Sram, MemArea.Dram, MemArea.OnChipFlash, MemArea.OffChipFlash):
662 print(f" {mem.name}_clock_scales = {self.memory_clock_scales[mem]}")
Diqing Zhongf842b692020-12-11 13:07:37 +0100663 print(f" {mem.name}_burst_length = {self.memory_burst_length[mem]}")
664 print(f" {mem.name}_read_latency = {self.memory_latency[mem][BandwidthDirection.Read]}")
665 print(f" {mem.name}_write_latency = {self.memory_latency[mem][BandwidthDirection.Write]}")
Tim Hall1bd531d2020-11-01 20:59:36 +0000666
667 print(f"Memory Mode ({self.memory_mode}):")
668 print(f" const_mem_area = {self.const_mem_area.name}")
669 print(f" arena_mem_area = {self.arena_mem_area.name}")
670 print(f" cache_mem_area = {self.cache_mem_area.name}")
671 print(f" cache_sram_size = {self.cache_sram_size}")
672
673 print("Architecture Settings:")
674 print(f" permanent_storage_mem_area = {self.permanent_storage_mem_area.name}")
675 print(f" feature_map_storage_mem_area = {self.feature_map_storage_mem_area.name}")
676 print(f" fast_storage_mem_area = {self.fast_storage_mem_area.name}")
677 print(f" sram_size = {self.sram_size}")
678
679 def _read_config(self, section, key, current_value):
Tim Hall79d07d22020-04-27 18:20:16 +0100680 """
Tim Hall1bd531d2020-11-01 20:59:36 +0000681 Reads a given key from a particular section in the Vela config file. If the section contains the 'inherit'
682 option then we recurse into the section specified. If inherited sections result in multiple keys for a
683 particular option then the key from the parent section is used, regardless of the parsing order
Tim Hall79d07d22020-04-27 18:20:16 +0100684 """
Tim Hall1bd531d2020-11-01 20:59:36 +0000685 if not self.vela_config.has_section(section):
Michael McGeagh7a6f8432020-12-02 15:29:22 +0000686 raise ConfigOptionError("section", f"{section}. The section was not found in the Vela config file(s)")
Tim Hall1bd531d2020-11-01 20:59:36 +0000687
688 result = str(current_value)
689 if self.vela_config.has_option(section, "inherit"):
690 inheritance_section = self.vela_config.get(section, "inherit")
691 # check for recursion loop
692 if inheritance_section == section:
693 raise ConfigOptionError(
Michael McGeagh7a6f8432020-12-02 15:29:22 +0000694 "inherit", f"{inheritance_section}. This references its own section and recursion is not allowed",
Tim Hall1bd531d2020-11-01 20:59:36 +0000695 )
696 result = self._read_config(inheritance_section, key, result)
697
698 if self.vela_config.has_option(section, key):
699 result = self.vela_config.get(section, key)
700
Tim Hall79d07d22020-04-27 18:20:16 +0100701 return result
Louis Verhaard52078302020-11-18 13:35:06 +0100702
703
Louis Verhaard061eeb42020-11-27 08:24:03 +0100704# Cache for default arch instances, as these are expensive to create
705default_arch_cache = dict()
706
707
Louis Verhaard52078302020-11-18 13:35:06 +0100708def create_default_arch(accelerator: Accelerator) -> ArchitectureFeatures:
709 """Creates architecture features object using default settings"""
Louis Verhaard061eeb42020-11-27 08:24:03 +0100710 if accelerator not in default_arch_cache:
711 default_arch_cache[accelerator] = ArchitectureFeatures(
712 vela_config_files=None,
713 accelerator_config=accelerator.value,
714 system_config=ArchitectureFeatures.DEFAULT_CONFIG,
715 memory_mode=ArchitectureFeatures.DEFAULT_CONFIG,
716 override_block_config=None,
717 block_config_limit=None,
718 max_blockdep=ArchitectureFeatures.MAX_BLOCKDEP,
719 weight_estimation_scaling=1.0,
720 verbose_config=False,
721 )
722 return default_arch_cache[accelerator]